RECONFIGURABLE PROCESSOR AND RECONFIGURABLE PROCESSOR SYSTEM

    公开(公告)号:US20220391274A1

    公开(公告)日:2022-12-08

    申请号:US17769703

    申请日:2020-06-17

    Inventor: Weibing Wang

    Abstract: Provided are a reconfigurable processor and a reconfigurable processor system, where the reconfigurable processor includes: a hardware message management module (110), a memory management system (120) and an arithmetic and logic unit (130). The memory management system (120) is connected to the hardware message management module (110) and the arithmetic and logic unit (130) respectively; the hardware message management module (110) is configured to read and parse at least one hardware message, to configure a priority of each of the at least one hardware message and store each of the at least one hardware message into a memory through the memory management system (120); and the arithmetic and logic unit (130) is configured to run the at least one hardware message according to the configured priority.

    CHANNEL FLATNESS COMPENSATION METHOD AND APPARATUS, STORAGE MEDIUM, BASEBAND CHIP, AND DEVICE

    公开(公告)号:US20230231747A1

    公开(公告)日:2023-07-20

    申请号:US17769634

    申请日:2019-11-05

    CPC classification number: H04L25/03159 H04L25/022

    Abstract: Provided are a channel flatness compensation method, a channel flatness compensation apparatus, a storage medium, a baseband chip, and a device, wherein the method is applied to a transmitting link modulated by orthogonal frequency division multiplexing and includes: receiving an input vector of a current sub-carrier subjected to sub-carrier mapping processing, and determining current values of preset configuration parameters corresponding to the current sub-carrier; querying a preset frequency domain compensation table according to the current values of the preset configuration parameters, and determining a target compensation vector according to a query result; and determining an output vector of the current sub-carrier according to the input vector and the target compensation vector, wherein the output vector is used in an inverse fast Fourier transform operation.

    Reconfigurable processor and reconfigurable processor system

    公开(公告)号:US12001381B2

    公开(公告)日:2024-06-04

    申请号:US17769703

    申请日:2020-06-17

    Inventor: Weibing Wang

    CPC classification number: G06F15/7867 G06F15/163

    Abstract: Provided are a reconfigurable processor and a reconfigurable processor system, where the reconfigurable processor includes: a hardware message management module (110), a memory management system (120) and an arithmetic and logic unit (130). The memory management system (120) is connected to the hardware message management module (110) and the arithmetic and logic unit (130) respectively; the hardware message management module (110) is configured to read and parse at least one hardware message, to configure a priority of each of the at least one hardware message and store each of the at least one hardware message into a memory through the memory management system (120); and the arithmetic and logic unit (130) is configured to run the at least one hardware message according to the configured priority.

    Channel flatness compensation method and apparatus, storage medium, baseband chip, and device

    公开(公告)号:US11991026B2

    公开(公告)日:2024-05-21

    申请号:US17769634

    申请日:2019-11-05

    CPC classification number: H04L25/03159 H04L25/022

    Abstract: Provided are a channel flatness compensation method, a channel flatness compensation apparatus, a storage medium, a baseband chip, and a device, wherein the method is applied to a transmitting link modulated by orthogonal frequency division multiplexing and includes: receiving an input vector of a current sub-carrier subjected to sub-carrier mapping processing, and determining current values of preset configuration parameters corresponding to the current sub-carrier; querying a preset frequency domain compensation table according to the current values of the preset configuration parameters, and determining a target compensation vector according to a query result; and determining an output vector of the current sub-carrier according to the input vector and the target compensation vector, wherein the output vector is used in an inverse fast Fourier transform operation.

    DETECTION METHOD AND APPARATUS OF COMMUNICATION CHIP, AND DEVICE AND MEDIUM

    公开(公告)号:US20220397605A1

    公开(公告)日:2022-12-15

    申请号:US17777561

    申请日:2019-11-22

    Abstract: Provided test method and apparatus of communication chip, device and medium. The test method of communication chip includes receiving end test method and transmitting end test method. The receiving end test method of the communication chip includes: an idle time slot of the receiving end of the communication chip is detected in a running process of the communication chip; a test vector is generated, and a standard result corresponding to the test vector is generated; a data frame containing the test vector is constructed, and the data frame is sent to the receiving end of the communication chip in the idle time slot to enable the receiving end of the communication chip to process the data frame; and a chip processing result uploaded by the receiving end of the communication chip is received, and the standard result is compared with the chip processing result.

Patent Agency Ranking