Method and system for power consumption management, and corresponding computer program product
    1.
    发明申请
    Method and system for power consumption management, and corresponding computer program product 有权
    功耗管理方法与系统及相应的计算机程序产品

    公开(公告)号:US20070022309A1

    公开(公告)日:2007-01-25

    申请号:US11482517

    申请日:2006-07-06

    IPC分类号: G06F1/00

    摘要: A system for reducing power consumption in processing apparatus including a memory comprises a clock controller for controlling the clock period of the processing apparatus to switch the processing apparatus to a slow operating mode wherein the clock period is longer then the time required to recover from memory standby mode plus the time to execute a read command in the memory. A memory management module is provided configured for controlling the status of the memory during the slow operating mode by: maintaining the in a stand-by mode when no memory read/write commands are to be executed, and if any said read/write commands are required to be executed, switching said memory on only for the time required to perform the memory read/write commands.

    摘要翻译: 一种用于在包括存储器的处理装置中降低功耗的系统包括时钟控制器,用于控制处理装置的时钟周期,以将处理装置切换到慢速操作模式,其中时钟周期长于从存储器备用恢复所需的时间 模式加上在内存中执行读取命令的时间。 提供了一种存储器管理模块,其被配置为在慢速操作模式期间通过以下操作来控制存储器的状态:当不执行存储器读/写命令时,保持处于备用模式,并且如果任何所述读/写命令是 需要执行,只有在执行存储器读/写命令所需的时间才切换所述存储器。

    A LOW AREA ARCHITECTURE SOLUTION FOR EMBEDDED FLASH PROGRAMMING MEMORIES IN MICROCONTROLLERS
    3.
    发明申请
    A LOW AREA ARCHITECTURE SOLUTION FOR EMBEDDED FLASH PROGRAMMING MEMORIES IN MICROCONTROLLERS 审中-公开
    用于微控制器中嵌入式闪存编程存储器的低面积架构解决方案

    公开(公告)号:US20060271728A1

    公开(公告)日:2006-11-30

    申请号:US11420846

    申请日:2006-05-30

    IPC分类号: G06F12/00

    CPC分类号: G06F9/4403 G06F8/60

    摘要: A low area architecture for embedded programming flash memory portions in microcontrollers is based on substitution of the ROM/RAM/CORE functionality with a digital ISP controller implemented in a finite state machine and a standard interface. After connecting ports of the embedded programming flash memory portion and releasing a RESET pin, the microcontroller enters a particular operating mode and is managed by the digital ISP controller instead of the CORE. The ROM is not required to set up the microcontroller, and as a consequence, transfer of the boot program from the ROM to the RAM is not requested for subsequent execution.

    摘要翻译: 用于微控制器中嵌入式编程闪存部分的低面积架构是基于在有限状态机和标准接口中实现的数字ISP控制器代替ROM / RAM / CORE功能。 在连接嵌入式编程闪存部分的端口并释放RESET引脚后,微控制器进入特定的工作模式,由数字ISP控制器代替CORE进行管理。 ROM不需要设置微控制器,因此,引导程序从ROM传输到RAM不被要求后续执行。

    Method and system for power consumption management, and corresponding computer program product
    4.
    发明授权
    Method and system for power consumption management, and corresponding computer program product 有权
    功耗管理方法与系统及相应的计算机程序产品

    公开(公告)号:US07617407B2

    公开(公告)日:2009-11-10

    申请号:US11482517

    申请日:2006-07-06

    IPC分类号: G06F1/32

    摘要: A system for reducing power consumption in processing apparatus including a memory comprises a clock controller for controlling the clock period of the processing apparatus to switch the processing apparatus to a slow operating mode wherein the clock period is longer then the time required to recover from memory standby mode plus the time to execute a read command in the memory. A memory management module is provided configured for controlling the status of the memory during the slow operating mode by: maintaining the in a stand-by mode when no memory read/write commands are to be executed, and if any said read/write commands are required to be executed, switching said memory on only for the time required to perform the memory read/write commands.

    摘要翻译: 一种用于在包括存储器的处理装置中降低功耗的系统包括时钟控制器,用于控制处理装置的时钟周期,以将处理装置切换到慢速操作模式,其中时钟周期长于从存储器备用恢复所需的时间 模式加上在内存中执行读取命令的时间。 提供了一种存储器管理模块,其被配置为在慢速操作模式期间通过以下操作来控制存储器的状态:当不执行存储器读/写命令时,保持处于备用模式,并且如果任何所述读/写命令是 需要执行,只有在执行存储器读/写命令所需的时间才切换所述存储器。

    Method and system for configuring registers in microcontrollers, and corresponding computer-program product
    5.
    发明授权
    Method and system for configuring registers in microcontrollers, and corresponding computer-program product 有权
    用于在微控制器中配置寄存器的方法和系统,以及相应的计算机程序产品

    公开(公告)号:US07571379B2

    公开(公告)日:2009-08-04

    申请号:US11301372

    申请日:2005-12-12

    IPC分类号: H04L1/24 G11C29/00 G06F11/00

    CPC分类号: G06F11/167

    摘要: A system for configuring registers of microcontrollers includes first register and second registers. The system includes a data source for loading a datum into the first register and the logic complement of said datum in the second register. The system also includes a comparator which verifies the identity between the datum in the first register and the logic complement in the second register, and, where the identity is not verified, generates a signal indicating that the data have been corrupted by a disturbance. The system also includes a final-state machine which disables the comparator during writing of the registers.

    摘要翻译: 用于配置微控制器寄存器的系统包括第一寄存器和第二寄存器。 该系统包括用于将数据加载到第一寄存器中的数据源和第二寄存器中的所述数据的逻辑补码。 该系统还包括一个比较器,用于验证第一个寄存器中的数据和第二个寄存器中的逻辑补码之间的标识,并且在该身份未被验证的情况下,生成一个信号,指示数据已被干扰破坏。 该系统还包括在寄存器写入期间禁止比较器的最终状态机。