Duty cycle correction with read and write calibration

    公开(公告)号:US10734983B1

    公开(公告)日:2020-08-04

    申请号:US16277263

    申请日:2019-02-15

    Applicant: Apple Inc.

    Abstract: A method and apparatus for performing duty cycle correction with read/write calibrations is disclosed. A first calibration is performed in a memory subsystem having a memory and a memory controller. The first calibration includes conveying a first clock signal from the memory controller to the memory, and determining the duty cycle of the first clock signal. If the duty cycle is not within a specified range, the duty cycle is adjusted and the process repeated. After the duty cycle of the first clock signal is within the specified range, a second calibration is performed, the second calibration including conveying a second clock signal from the memory to the memory controller. The duty cycle of the first clock signal may be further adjusted based on the second calibration.

    Systems and methods for monitoring and controlling repetitive accesses to volatile memory
    7.
    发明授权
    Systems and methods for monitoring and controlling repetitive accesses to volatile memory 有权
    用于监视和控制对易失性存储器的重复访问的系统和方法

    公开(公告)号:US09478263B2

    公开(公告)日:2016-10-25

    申请号:US14158404

    申请日:2014-01-17

    Applicant: Apple Inc.

    CPC classification number: G11C7/1072 G06F12/1036 G11C11/408 G11C11/409

    Abstract: Systems and methods for monitoring and controlling repetitive accesses to a dynamic random-access memory (DRAM) row are disclosed. A method for monitoring and controlling repetitive accesses to a DRAM can include dividing a bank of the DRAM into a number of logical blocks, mapping each row of the bank to one of the logical blocks, monitoring accesses to the logical blocks, and controlling accesses to the logical blocks based on the monitoring.

    Abstract translation: 公开了用于监控和控制对动态随机存取存储器(DRAM)行的重复访问的系统和方法。 用于监测和控制对DRAM的重复访问的方法可以包括将DRAM的一组划分成多个逻辑块,将存储体的每一行映射到逻辑块之一,监视对逻辑块的访问,以及控制对 基于监控的逻辑块。

    ORDERING MEMORY REQUESTS BASED ON ACCESS EFFICIENCY

    公开(公告)号:US20200065028A1

    公开(公告)日:2020-02-27

    申请号:US16112624

    申请日:2018-08-24

    Applicant: Apple Inc.

    Abstract: An embodiment of an apparatus includes a memory circuit and a memory controller circuit. The memory controller circuit may include a write request queue. The memory controller circuit may be configured to receive a memory request to access the memory circuit and determine if the memory request includes a read request or a write request. A received read request may be scheduled for execution, while a received write request may be stored in the write request queue. The memory controller circuit may reorder scheduled memory requests based on achieving a specified memory access efficiency and based on a number of write requests stored in the write request queue.

Patent Agency Ranking