TRANSVERSE-ELECTRIC (TE) PASS POLARIZER

    公开(公告)号:US20210003776A1

    公开(公告)日:2021-01-07

    申请号:US16502667

    申请日:2019-07-03

    Abstract: One illustrative TE pass polarizer disclosed herein includes an input/output layer, a first buffer layer positioned above at least a portion of the input/output layer, a layer of epsilon-near-zero (ENZ) material positioned above at least a portion of the first buffer layer, and a metal-containing capping layer positioned above at least a portion of the layer of ENZ material.

    Edge couplers for photonics applications

    公开(公告)号:US10816726B1

    公开(公告)日:2020-10-27

    申请号:US16549415

    申请日:2019-08-23

    Abstract: Structures for an edge coupler and methods of fabricating a structure for an edge coupler. A waveguide core and a coupler are formed over a layer stack that includes a first dielectric layer and a second dielectric layer over the first dielectric layer. The coupler includes a first plurality of grating structures and a transition structure including a second plurality of grating structures that are positioned between the first plurality of grating structures and the waveguide core. The first plurality of grating structures include respective widths that vary as a function of position relative to the transition structure.

    Electro-optic modulators with stacked layers

    公开(公告)号:US10747030B1

    公开(公告)日:2020-08-18

    申请号:US16597310

    申请日:2019-10-09

    Abstract: Structures for an electro-optic modulator and methods of fabricating a structure for an electro-optic modulator. An electro-optic modulator is positioned proximate to a section of a waveguide core. The electro-optic modulator includes an active layer and a confinement layer. The active layer is composed of a first material, the confinement layer is composed of a second material with a different composition than the first material, the first material has a refractive index that is variable under an applied bias voltage, and the second material has a permittivity with an imaginary part that ranges from 0 to about 15.

    Waveguide bends with field confinement

    公开(公告)号:US10436982B1

    公开(公告)日:2019-10-08

    申请号:US16038868

    申请日:2018-07-18

    Abstract: Structures including waveguide bends, methods of fabricating a structure that includes waveguide bends, and systems that integrate optical components containing different materials. A first waveguide bend is contiguous with a waveguide, and a second waveguide bend is spaced in a vertical direction from the first waveguide bend. The second waveguide bend has an overlapping arrangement with the first waveguide bend in a lateral direction.

    Methods of forming PMOS and NMOS FinFET devices on CMOS based integrated circuit products

    公开(公告)号:US09799767B2

    公开(公告)日:2017-10-24

    申请号:US14940597

    申请日:2015-11-13

    Abstract: One illustrative method disclosed herein includes, among other things, forming first and second fins, respectively, for a PMOS device and an NMOS device, each of the first and second fins comprising a lower substrate fin portion made of the substrate material and an upper fin portion that is made of a second semiconductor material that is different from the substrate material, exposing at least a portion of the upper fin portion of both the first and second fins, masking the PMOS device and forming a semiconductor material cladding on the exposed upper portion of the second fin for the NMOS device, wherein the semiconductor material cladding is a different semiconductor material than that of the second semiconductor material. The method also including forming gate structures for the PMOS FinFET device and the NMOS FinFET device.

    Electrical isolation of FinFET active region by selective oxidation of sacrificial layer

    公开(公告)号:US09716174B2

    公开(公告)日:2017-07-25

    申请号:US13945455

    申请日:2013-07-18

    CPC classification number: H01L29/785 H01L21/76224 H01L29/66795

    Abstract: A semiconductor stack of a FinFET in fabrication includes a bulk silicon substrate, a selectively oxidizable sacrificial layer over the bulk substrate and an active silicon layer over the sacrificial layer. Fins are etched out of the stack of active layer, sacrificial layer and bulk silicon. A conformal oxide deposition is made to encapsulate the fins, for example, using a HARP deposition. Relying on the sacrificial layer having a comparatively much higher oxidation rate than the active layer or substrate, selective oxidization of the sacrificial layer is performed, for example, by annealing. The presence of the conformal oxide provides structural stability to the fins, and prevents fin tilting, during oxidation. Selective oxidation of the sacrificial layer provides electrical isolation of the top active silicon layer from the bulk silicon portion of the fin, resulting in an SOI-like structure. Further fabrication may then proceed to convert the active layer to the source, drain and channel of the FinFET. The oxidized sacrificial layer under the active channel prevents punch-through leakage in the final FinFET structure.

Patent Agency Ranking