Back gate tuning circuits
    1.
    发明授权

    公开(公告)号:US10386406B1

    公开(公告)日:2019-08-20

    申请号:US15887417

    申请日:2018-02-02

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to back gate tuning circuits and methods of manufacture. The method includes applying a voltage to a back gate of a device; and selectively controlling the applied voltage to deactivate at least one trap within an insulating layer of the device to reduce noise contribution from the at least one trap.

    Device comprising a plurality of FDSOI static random-access memory bitcells and method of operation thereof
    3.
    发明授权
    Device comprising a plurality of FDSOI static random-access memory bitcells and method of operation thereof 有权
    包括多个FDSOI静态随机存取存储器位单元的装置及其操作方法

    公开(公告)号:US09490007B1

    公开(公告)日:2016-11-08

    申请号:US14718574

    申请日:2015-05-21

    Abstract: A device including a plurality of static random-access memory (SRAM) bitcells arranged in rows and columns, wherein the SRAM bitcells comprise fully depleted silicon-on-insulator field effect transistors (FDSOI-FETs). The FDSOI-FETs comprise P-channel-pull-up-transistors, wherein each P-channel-pull-up-transistor comprises a back gate. The device further includes a plurality of bitlines, wherein each bitline is electrically connected to the SRAM bitcells of one of the columns and a plurality of wordlines, wherein each wordline is electrically connected to the SRAM bitcells of one of the rows. The device further includes a bitline control circuit configured to select at least one column for writing, wherein during a write operation a first control signal is applied to the back gates of the P-channel-pull-up-transistors of the at least one column selected for writing and a second control signal to the back gates of the P-channel-pull-up-transistors of the columns not selected for writing.

    Abstract translation: 一种包括以行和列排列的多个静态随机存取存储器(SRAM)位单元的器件,其中SRAM位单元包括完全耗尽的绝缘体上的硅场效应晶体管(FDSOI-FET)。 FDSOI-FET包括P沟道上拉晶体管,其中每个P沟道上拉晶体管包括一个后栅极。 该设备还包括多个位线,其中每个位线电连接到一列的SRAM位单元和多个字线,其中每个字线电连接到其中一行的SRAM位单元。 该装置还包括位线控制电路,其被配置为选择至少一个用于写入的列,其中在写入操作期间,将第一控制信号施加到至少一个列的P沟道上拉晶体管的背栅极 选择用于写入的第二控制信号和未被选择用于写入的列的P沟道上拉晶体管的后栅极。

    DEVICE INCLUDING AN ARRAY OF MEMORY CELLS AND WELL CONTACT AREAS, AND METHOD FOR THE FORMATION THEREOF
    4.
    发明申请
    DEVICE INCLUDING AN ARRAY OF MEMORY CELLS AND WELL CONTACT AREAS, AND METHOD FOR THE FORMATION THEREOF 有权
    包括记忆细胞阵列和良好接触区域的装置及其形成方法

    公开(公告)号:US20140367794A1

    公开(公告)日:2014-12-18

    申请号:US13920780

    申请日:2013-06-18

    CPC classification number: H01L27/1104 H01L27/0207

    Abstract: A device includes an array of a plurality of memory cells, at least one N-well contact area and at least one P-well contact area. The memory cells are arranged in a plurality of rows and a plurality of columns. Each column includes an N-well region and at least one P-well region. The N-well and P-well regions extend between a first end of the column and a second end of the column. Each N-well contact area electrically contacts at least one of the N-well regions, wherein the N-well region of at least one of the columns is electrically contacted at only one of the first and second ends of the column. Each P-well contact area electrically contacts at least one of the P-well regions, wherein the P-well region of at least one of the columns is electrically contacted at only one of the first and second ends of the column.

    Abstract translation: 一种器件包括多个存储器单元的阵列,至少一个N阱接触区域和至少一个P阱接触区域。 存储单元布置成多行和多列。 每列包括N阱区和至少一个P阱区。 N阱和P阱区域在柱的第一端和柱的第二端之间延伸。 每个N阱接触区域电接触N阱区域中的至少一个,其中至少一个柱的N阱区域仅在柱的第一和第二端中的一个处电接触。 每个P阱接触区域电接触至少一个P阱区域,其中至少一个柱的P阱区域仅在柱的第一和第二端中的一个处电接触。

    DEVICE COMPRISING A PLURALITY OF FDSOI STATIC RANDOM-ACCESS MEMORY BITCELLS AND METHOD OF OPERATION THEREOF
    5.
    发明申请
    DEVICE COMPRISING A PLURALITY OF FDSOI STATIC RANDOM-ACCESS MEMORY BITCELLS AND METHOD OF OPERATION THEREOF 有权
    包含FDSOI静态随机存取存储器单元的多项设备及其操作方法

    公开(公告)号:US20160343428A1

    公开(公告)日:2016-11-24

    申请号:US14718574

    申请日:2015-05-21

    Abstract: A device including a plurality of static random-access memory (SRAM) bitcells arranged in rows and columns, wherein the SRAM bitcells comprise fully depleted silicon-on-insulator field effect transistors (FDSOI-FETs). The FDSOI-FETs comprise P-channel-pull-up-transistors, wherein each P-channel-pull-up-transistor comprises a back gate. The device further includes a plurality of bitlines, wherein each bitline is electrically connected to the SRAM bitcells of one of the columns and a plurality of wordlines, wherein each wordline is electrically connected to the SRAM bitcells of one of the rows. The device further includes a bitline control circuit configured to select at least one column for writing, wherein during a write operation a first control signal is applied to the back gates of the P-channel-pull-up-transistors of the at least one column selected for writing and a second control signal to the back gates of the P-channel-pull-up-transistors of the columns not selected for writing.

    Abstract translation: 一种包括以行和列排列的多个静态随机存取存储器(SRAM)位单元的器件,其中SRAM位单元包括完全耗尽的绝缘体上的硅场效应晶体管(FDSOI-FET)。 FDSOI-FET包括P沟道上拉晶体管,其中每个P沟道上拉晶体管包括一个后栅极。 该设备还包括多个位线,其中每个位线电连接到一列的SRAM位单元和多个字线,其中每个字线电连接到其中一行的SRAM位单元。 该装置还包括位线控制电路,其被配置为选择至少一个用于写入的列,其中在写入操作期间,将第一控制信号施加到至少一个列的P沟道上拉晶体管的背栅极 选择用于写入的第二控制信号和未被选择用于写入的列的P沟道上拉晶体管的后栅极。

    Device including an array of memory cells and well contact areas, and method for the formation thereof
    7.
    发明授权
    Device including an array of memory cells and well contact areas, and method for the formation thereof 有权
    包括存储单元阵列和阱接触区域的装置及其形成方法

    公开(公告)号:US08921898B1

    公开(公告)日:2014-12-30

    申请号:US13920780

    申请日:2013-06-18

    CPC classification number: H01L27/1104 H01L27/0207

    Abstract: A device includes an array of a plurality of memory cells, at least one N-well contact area and at least one P-well contact area. The memory cells are arranged in a plurality of rows and a plurality of columns. Each column includes an N-well region and at least one P-well region. The N-well and P-well regions extend between a first end of the column and a second end of the column. Each N-well contact area electrically contacts at least one of the N-well regions, wherein the N-well region of at least one of the columns is electrically contacted at only one of the first and second ends of the column. Each P-well contact area electrically contacts at least one of the P-well regions, wherein the P-well region of at least one of the columns is electrically contacted at only one of the first and second ends of the column.

    Abstract translation: 一种器件包括多个存储器单元的阵列,至少一个N阱接触区域和至少一个P阱接触区域。 存储单元布置成多行和多列。 每列包括N阱区和至少一个P阱区。 N阱和P阱区域在柱的第一端和柱的第二端之间延伸。 每个N阱接触区域电接触N阱区域中的至少一个,其中至少一个柱的N阱区域仅在柱的第一和第二端中的一个处电接触。 每个P阱接触区域电接触至少一个P阱区域,其中至少一个柱的P阱区域仅在柱的第一和第二端中的一个处电接触。

Patent Agency Ranking