Low thermal budget schemes in semiconductor device fabrication
    1.
    发明授权
    Low thermal budget schemes in semiconductor device fabrication 有权
    半导体器件制造中的低热预算方案

    公开(公告)号:US09396950B2

    公开(公告)日:2016-07-19

    申请号:US14184863

    申请日:2014-02-20

    Abstract: In aspects of the present invention, a method of forming a semiconductor device is disclosed, wherein amorphous regions are formed at an early stage during fabrication and the amorphous regions are conserved during subsequent processing sequences, and an intermediate semiconductor device structure with amorphous regions are provided at an early stage during fabrication. Herein a gate structure is provided over a semiconductor substrate and amorphous regions are formed adjacent the gate structure. Source/drain extension regions or source/drain regions are formed in the amorphous regions. In some illustrative embodiments, fluorine may be implanted into the amorphous regions. After the source/drain extension regions and/or the source/drain regions are formed, a rapid thermal anneal process is performed.

    Abstract translation: 在本发明的方面中,公开了一种形成半导体器件的方法,其中在制造期间的早期形成非晶区域,并且非晶区域在随后的处理序列期间保守,并且提供具有非晶区域的中间半导体器件结构 在制造的早期阶段。 这里,在半导体衬底上提供栅极结构,并且在栅极结构附近形成非晶区。 源极/漏极延伸区域或源极/漏极区域形成在非晶区域中。 在一些说明性实施例中,可以将氟注入到非晶区域中。 在形成源极/漏极延伸区域和/或源极/漏极区域之后,执行快速热退火工艺。

    LOW THERMAL BUDGET SCHEMES IN SEMICONDUCTOR DEVICE FABRICATION
    4.
    发明申请
    LOW THERMAL BUDGET SCHEMES IN SEMICONDUCTOR DEVICE FABRICATION 有权
    半导体器件制造中的低热预算方案

    公开(公告)号:US20140264349A1

    公开(公告)日:2014-09-18

    申请号:US14184863

    申请日:2014-02-20

    Abstract: In aspects of the present invention, a method of forming a semiconductor device is disclosed, wherein amorphous regions are formed at an early stage during fabrication and the amorphous regions are conserved during subsequent processing sequences, and an intermediate semiconductor device structure with amorphous regions are provided at an early stage during fabrication. Herein a gate structure is provided over a semiconductor substrate and amorphous regions are formed adjacent the gate structure. Source/drain extension regions or source/drain regions are formed in the amorphous regions. In some illustrative embodiments, fluorine may be implanted into the amorphous regions. After the source/drain extension regions and/or the source/drain regions are formed, a rapid thermal anneal process is performed.

    Abstract translation: 在本发明的方面,公开了一种形成半导体器件的方法,其中在制造期间的早期阶段形成非晶区域,并且非晶区域在随后的处理序列期间保守,并且提供具有非晶区域的中间半导体器件结构 在制造的早期阶段。 这里,在半导体衬底上提供栅极结构,并且在栅极结构附近形成非晶区。 源极/漏极延伸区域或源极/漏极区域形成在非晶区域中。 在一些说明性实施例中,可以将氟注入到非晶区域中。 在形成源极/漏极延伸区域和/或源极/漏极区域之后,执行快速热退火工艺。

    METHODS FOR FORMING INTEGRATED CIRCUIT SYSTEMS EMPLOYING FLUORINE DOPING
    5.
    发明申请
    METHODS FOR FORMING INTEGRATED CIRCUIT SYSTEMS EMPLOYING FLUORINE DOPING 审中-公开
    用于形成采用荧光染色的集成电路系统的方法

    公开(公告)号:US20140256097A1

    公开(公告)日:2014-09-11

    申请号:US13785557

    申请日:2013-03-05

    Abstract: A method for forming a semiconductor device is provided which includes providing a gate structure in an active region of a semiconductor substrate, wherein the gate structure includes a gate insulating layer having a high-k material, a gate metal layer and a gate electrode layer, forming sidewall spacers adjacent to the gate structure and, thereafter, performing a fluorine implantation process. Also a method for forming a CMOS integrated circuit structure is provided which includes providing a semiconductor substrate with a first active region and a second active region, forming a first gate structure in the first active region and a second gate structure in the second active region, wherein each gate structure includes a gate insulating layer having a high-k material, a gate metal layer and a gate electrode layer, forming sidewall spacers adjacent to each of the first and second gate structures and, thereafter, performing a fluorine implantation process.

    Abstract translation: 提供了一种用于形成半导体器件的方法,其包括在半导体衬底的有源区域中提供栅极结构,其中所述栅极结构包括具有高k材料,栅极金属层和栅极电极层的栅极绝缘层, 形成与栅极结构相邻的侧壁间隔,之后进行氟注入工艺。 还提供了一种用于形成CMOS集成电路结构的方法,其包括提供具有第一有源区和第二有源区的半导体衬底,在第一有源区中形成第一栅极结构,在第二有源区中形成第二栅极结构, 其中每个栅极结构包括具有高k材料,栅极金属层和栅极电极层的栅极绝缘层,形成与第一和第二栅极结构中的每一个相邻的侧壁间隔,之后执行氟注入工艺。

Patent Agency Ranking