STRESS MEMORIZATION TECHNIQUE
    2.
    发明申请
    STRESS MEMORIZATION TECHNIQUE 审中-公开
    应力记忆技术

    公开(公告)号:US20140248749A1

    公开(公告)日:2014-09-04

    申请号:US13783685

    申请日:2013-03-04

    Abstract: A method comprises providing a semiconductor structure comprising a gate structure provided over a semiconductor region. An ion implantation process is performed. In the ion implantation process, a first portion of the semiconductor region adjacent the gate structure and a second portion of the semiconductor region adjacent the gate structure are amorphized so that a first amorphized region and a second amorphized region are formed adjacent the gate structure. An atomic layer deposition process is performed. The atomic layer deposition process deposits a layer of a material having an intrinsic stress over the semiconductor structure. A temperature at which at least a part of the atomic layer deposition process is performed and a duration of the at least a part of the atomic layer deposition process are selected such that the first amorphized region and the second amorphized region are re-crystallized during the atomic layer deposition process.

    Abstract translation: 一种方法包括提供包括设置在半导体区域上的栅极结构的半导体结构。 进行离子注入工艺。 在离子注入工艺中,与栅极结构相邻的半导体区域的第一部分和与栅极结构相邻的半导体区域的第二部分是非晶化的,从而在栅极结构附近形成第一非晶化区域和第二非晶化区域。 进行原子层沉积工艺。 原子层沉积工艺在半导体结构上沉积具有固有应力的材料层。 进行原子层沉积工艺的至少一部分的温度,并且选择原子层沉积工艺的至少一部分的持续时间,使得第一非晶化区域和第二非晶化区域在 原子层沉积工艺。

    LOW THERMAL BUDGET SCHEMES IN SEMICONDUCTOR DEVICE FABRICATION
    5.
    发明申请
    LOW THERMAL BUDGET SCHEMES IN SEMICONDUCTOR DEVICE FABRICATION 有权
    半导体器件制造中的低热预算方案

    公开(公告)号:US20140264349A1

    公开(公告)日:2014-09-18

    申请号:US14184863

    申请日:2014-02-20

    Abstract: In aspects of the present invention, a method of forming a semiconductor device is disclosed, wherein amorphous regions are formed at an early stage during fabrication and the amorphous regions are conserved during subsequent processing sequences, and an intermediate semiconductor device structure with amorphous regions are provided at an early stage during fabrication. Herein a gate structure is provided over a semiconductor substrate and amorphous regions are formed adjacent the gate structure. Source/drain extension regions or source/drain regions are formed in the amorphous regions. In some illustrative embodiments, fluorine may be implanted into the amorphous regions. After the source/drain extension regions and/or the source/drain regions are formed, a rapid thermal anneal process is performed.

    Abstract translation: 在本发明的方面,公开了一种形成半导体器件的方法,其中在制造期间的早期阶段形成非晶区域,并且非晶区域在随后的处理序列期间保守,并且提供具有非晶区域的中间半导体器件结构 在制造的早期阶段。 这里,在半导体衬底上提供栅极结构,并且在栅极结构附近形成非晶区。 源极/漏极延伸区域或源极/漏极区域形成在非晶区域中。 在一些说明性实施例中,可以将氟注入到非晶区域中。 在形成源极/漏极延伸区域和/或源极/漏极区域之后,执行快速热退火工艺。

    Low thermal budget schemes in semiconductor device fabrication
    9.
    发明授权
    Low thermal budget schemes in semiconductor device fabrication 有权
    半导体器件制造中的低热预算方案

    公开(公告)号:US09396950B2

    公开(公告)日:2016-07-19

    申请号:US14184863

    申请日:2014-02-20

    Abstract: In aspects of the present invention, a method of forming a semiconductor device is disclosed, wherein amorphous regions are formed at an early stage during fabrication and the amorphous regions are conserved during subsequent processing sequences, and an intermediate semiconductor device structure with amorphous regions are provided at an early stage during fabrication. Herein a gate structure is provided over a semiconductor substrate and amorphous regions are formed adjacent the gate structure. Source/drain extension regions or source/drain regions are formed in the amorphous regions. In some illustrative embodiments, fluorine may be implanted into the amorphous regions. After the source/drain extension regions and/or the source/drain regions are formed, a rapid thermal anneal process is performed.

    Abstract translation: 在本发明的方面中,公开了一种形成半导体器件的方法,其中在制造期间的早期形成非晶区域,并且非晶区域在随后的处理序列期间保守,并且提供具有非晶区域的中间半导体器件结构 在制造的早期阶段。 这里,在半导体衬底上提供栅极结构,并且在栅极结构附近形成非晶区。 源极/漏极延伸区域或源极/漏极区域形成在非晶区域中。 在一些说明性实施例中,可以将氟注入到非晶区域中。 在形成源极/漏极延伸区域和/或源极/漏极区域之后,执行快速热退火工艺。

    Methods for fabricating integrated circuits with polycrystalline silicon resistor structures using a replacment gate process flow, and the integrated circuits fabricated thereby
    10.
    发明授权
    Methods for fabricating integrated circuits with polycrystalline silicon resistor structures using a replacment gate process flow, and the integrated circuits fabricated thereby 有权
    使用替代栅极工艺流程制造具有多晶硅电阻器结构的集成电路的方法,以及由此制造的集成电路

    公开(公告)号:US09231045B2

    公开(公告)日:2016-01-05

    申请号:US13874200

    申请日:2013-04-30

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, an integrated circuit includes a first transistor structure that includes an etch-stop material layer, a first workfunction material layer disposed over the etch-stop material layer, a second workfunction material layer disposed over the first workfunction material layer, and a metal fill material disposed over the second workfunction material layer. The integrated circuit further includes a second transistor structure that includes a layer of the etch-stop material, a layer of the second workfunction material disposed over the etch-stop material layer, and a layer of the metal fill material disposed over the second workfunction material layer. Still further, the integrated circuit includes a resistor structure that includes a layer of the etch-stop material, a layer of the metal fill material disposed over the etch-stop material layer, and a silicon material layer disposed over the metal fill material layer.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,集成电路包括第一晶体管结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的第一功函数材料层,设置在第一功函数材料层上的第二功函数材料层,以及 设置在第二功函数材料层上的金属填充材料。 集成电路还包括第二晶体管结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的第二功函件层,以及设置在第二功函数材料上的金属填充材料层 层。 此外,集成电路包括电阻器结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的金属填充材料层以及设置在金属填充材料层上的硅材料层。

Patent Agency Ranking