-
公开(公告)号:US10461155B2
公开(公告)日:2019-10-29
申请号:US15811990
申请日:2017-11-14
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yoong Hooi Yong , Yanping Shen , Hsien-Ching Lo , Xusheng Wu , Joo Tat Ong , Wei Hong , Yi Qi , Dongil Choi , Yongjun Shi , Alina Vinslava , James Psillas , Hui Zang
IPC: H01L29/08 , H01L27/092 , H01L21/02 , H01L21/8238 , H01L29/66 , H01L29/78 , H01L29/165
Abstract: A semiconductor structure including a source/drain region is disclosed. The source/drain region may include a first epitaxial region along at least one sidewall of the source/drain region having a substantially uniform sidewall thickness. The semiconductor structure may further include a gate structure adjacent and above the source/drain region wherein at least a portion of the first epitaxial region is positioned below a sidewall spacer of the gate structure. A method of forming a source/drain region including a first epitaxial region having a substantially uniform sidewall thickness is disclosed. The method may include forming a trench in a substrate adjacent to a gate structure, forming the first epitaxial region in the trench, forming a spacer material layer on the gate structure and on a portion of the first epitaxial region, and removing a portion of the first epitaxial region using the spacer material layer as a mask.
-
公开(公告)号:US20190148492A1
公开(公告)日:2019-05-16
申请号:US15811990
申请日:2017-11-14
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yoong Hooi Yong , Yanping Shen , Hsien-Ching Lo , Xusheng Wu , Joo Tat Ong , Wei Hong , Yi Qi , Dongil Choi , Yongjun Shi , Alina Vinslava , James Psillas , Hui Zang
IPC: H01L29/08 , H01L27/092 , H01L21/8238 , H01L21/02
CPC classification number: H01L29/0847 , H01L21/02576 , H01L21/823814 , H01L21/823821 , H01L27/092 , H01L27/0924 , H01L29/165 , H01L29/6656 , H01L29/7848
Abstract: A semiconductor structure including a source/drain region is disclosed. The source/drain region may include a first epitaxial region along at least one sidewall of the source/drain region having a substantially uniform sidewall thickness. The semiconductor structure may further include a gate structure adjacent and above the source/drain region wherein at least a portion of the first epitaxial region is positioned below a sidewall spacer of the gate structure. A method of forming a source/drain region including a first epitaxial region having a substantially uniform sidewall thickness is disclosed. The method may include forming a trench in a substrate adjacent to a gate structure, forming the first epitaxial region in the trench, forming a spacer material layer on the gate structure and on a portion of the first epitaxial region, and removing a portion of the first epitaxial region using the spacer material layer as a mask.
-
3.
公开(公告)号:US10522679B2
公开(公告)日:2019-12-31
申请号:US15797380
申请日:2017-10-30
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ashish Kumar Jha , Hong Yu , Xinyuan Dou , Xusheng Wu , Dongil Choi , Edmund K. Banghart , Md Khaled Hassan
IPC: H01L29/78 , H01L29/06 , H01L27/092 , H01L21/762 , H01L21/8238 , H01L29/66 , H01L21/308 , H01L21/3065 , H01L21/311
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to selective shallow trench isolation (STI) fill material for stress engineering in semiconductor structures and methods of manufacture. The structure includes a single diffusion break (SDB) region having at least one shallow trench isolation (STI) region with a stress fill material within a recess of the at least one STI region. The stress fill material imparts a stress on a gate structure adjacent to the at least one STI region.
-
-