STI inner spacer to mitigate SDB loading

    公开(公告)号:US10192746B1

    公开(公告)日:2019-01-29

    申请号:US15665183

    申请日:2017-07-31

    摘要: A shallow trench isolation (STI) structure is formed from a conventional STI trench structure formed of first dielectric material extending into the substrate. The conventional STI structure undergoes further processing, including removing a first portion of the dielectric material and adjacent portions of the semiconductor substrate to create a first recess, and then removing another portion of the dielectric material to create a second recess in just the dielectric material. A nitride layer is formed above remaining dielectric material and on the sidewalls of the substrate. A second dielectric material is formed on the spacer layer and fills the remainder of first and second recesses. The nitride layer provides an “inner spacer” between the first insulating material and the second insulating material and also separates the substrate from the second insulating material. An isotropic Fin reveal process is performed and the STI structure assists in equalizing fin heights and increasing active S/D region area/volume.

    STI INNER SPACER TO MITIGATE SDB LOADING
    5.
    发明申请

    公开(公告)号:US20190035633A1

    公开(公告)日:2019-01-31

    申请号:US15665183

    申请日:2017-07-31

    摘要: A shallow trench isolation (STI) structure is formed from a conventional STI trench structure formed of first dielectric material extending into the substrate. The conventional STI structure undergoes further processing, including removing a first portion of the dielectric material and adjacent portions of the semiconductor substrate to create a first recess, and then removing another portion of the dielectric material to create a second recess in just the dielectric material. A nitride layer is formed above remaining dielectric material and on the sidewalls of the substrate. A second dielectric material is formed on the spacer layer and fills the remainder of first and second recesses. The nitride layer provides an “inner spacer” between the first insulating material and the second insulating material and also separates the substrate from the second insulating material. An isotropic Fin reveal process is performed and the STI structure assists in equalizing fin heights and increasing active S/D region area/volume.

    Fabricating transistor(s) with raised active regions having angled upper surfaces
    6.
    发明授权
    Fabricating transistor(s) with raised active regions having angled upper surfaces 有权
    制造具有凸起的有源区域的晶体管具有成角度的上表面

    公开(公告)号:US09331159B1

    公开(公告)日:2016-05-03

    申请号:US14615470

    申请日:2015-02-06

    摘要: Methods of fabricating transistors having raised active region(s) with at least partially angled upper surfaces are provided. The method includes, for instance: providing a gate structure disposed over a substrate, the gate structure including a conformal spacer layer; forming a raised active region adjoining a sidewall of the conformal spacer layer; providing a protective material over the raised active region; selectively etching-back the sidewall of the conformal spacer layer, exposing a side portion of the raised active region below the protective material; and etching the exposed side portion of the raised active region to partially undercut the protective material, wherein the etching facilitates defining, at least in part, an at least partially angled upper surface of the raised active region of the transistor.

    摘要翻译: 提供了制造具有至少部分成角度的上表面的具有凸起的有源区域的晶体管的方法。 该方法包括例如:提供设置在衬底上的栅极结构,所述栅极结构包括共形间隔层; 形成邻接所述共形间隔层的侧壁的凸起的有源区; 在凸起的活动区域上提供保护材料; 选择性地蚀刻保形间隔层的侧壁,将凸起的有源区域的侧部暴露在保护材料下方; 并且蚀刻凸起的有源区域的暴露的侧部分以部分地切割保护材料,其中蚀刻有助于至少部分地限定晶体管的凸起的有源区的至少部分成角度的上表面。

    Using sacrificial oxide layer for gate length tuning and resulting device
    8.
    发明授权
    Using sacrificial oxide layer for gate length tuning and resulting device 有权
    使用牺牲氧化物层进行栅极长度调谐和产生的器件

    公开(公告)号:US09147572B2

    公开(公告)日:2015-09-29

    申请号:US13896022

    申请日:2013-05-16

    摘要: Methods for controlling the length of a replacement metal gate to a designed target gate length and the resulting device are disclosed. Embodiments may include removing a dummy gate from above a substrate forming a cavity, wherein side surfaces of the cavity are lined with an oxidized spacer layer and a bottom surface of the cavity is lined with a gate oxide layer, conformally forming a sacrificial oxide layer over the substrate and the cavity, and removing the sacrificial oxide layer from the bottom surface of the cavity and the substrate leaving sacrificial oxide spacers lining the side surfaces of the cavity.

    摘要翻译: 公开了将替代金属栅极的长度控制到设计的栅极栅极长度的方法以及所得到的器件。 实施例可以包括从形成空腔的衬底上方去除虚拟栅极,其中腔的侧表面衬有氧化间隔层,并且空腔的底表面衬有栅极氧化物层,保形地形成牺牲氧化物层 衬底和空腔,并且从空腔的底表面和衬底去除牺牲氧化物层,留下衬在腔的侧表面的牺牲氧化物间隔物。