-
公开(公告)号:US20180204631A1
公开(公告)日:2018-07-19
申请号:US15913916
申请日:2018-03-06
Applicant: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
Inventor: Lidia WARNES , Melvin K. BENEDICT , Andrew C. WALTON
CPC classification number: G11C29/70 , G11C5/04 , G11C5/148 , G11C14/0018 , G11C29/44 , G11C29/808 , G11C29/835 , G11C2029/0409 , G11C2029/4402
Abstract: Example implementations relate to post package repair (PPR) data in non-volatile memory. In example implementations, PPR data may be stored in non-volatile memory on a memory module. PPR data may indicate how many PPRs have been performed on the memory module.
-
公开(公告)号:US20160211008A1
公开(公告)日:2016-07-21
申请号:US14913872
申请日:2013-08-28
Applicant: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
Inventor: Melvin K. BENEDICT , Eric L. POPE
IPC: G11C11/406 , G06F3/06
CPC classification number: G11C11/406 , G06F3/0619 , G06F3/0622 , G06F3/0629 , G06F3/0673 , G06F11/073 , G06F11/0751 , G06F11/076 , G06F12/10 , G06F13/1636 , G06F21/566 , G11C7/02 , G11C11/40611 , G11C11/40622 , G11C2211/4061
Abstract: A technique includes determining that a row of memory has been activated at a threshold rate. Upon reaching the threshold rate, a refresh rate for the row of memory and an adjacent row of memory may be increased. Subsequent to the increase, the refresh rate may be returned to a default rate.
Abstract translation: 一种技术包括确定已经以阈值速率激活了一行存储器。 当达到阈值速率时,存储器行和相邻行存储器的刷新率可以增加。 在增加之后,刷新率可以返回到默认速率。
-
公开(公告)号:US20160276016A1
公开(公告)日:2016-09-22
申请号:US15031969
申请日:2013-11-13
Applicant: Hewlett Packard Enterprise Development LP
Inventor: Melvin K. BENEDICT
IPC: G11C11/408 , G06F12/06
Abstract: One of a plurality of chip select inputs of a load-reduced dual inline memory module (LRDIMM) may be repurposed to an address input. One of a plurality of memory ranks of the LRDIMM may be selected based on a remainder of the plurality of chip select inputs. The repurposed chip select input may be used to support non-binary rank multiplication of the LRDIMM.
Abstract translation: 减载双列直插式存储器模块(LRDIMM)的多个芯片选择输入之一可以重新利用到地址输入。 可以基于多个芯片选择输入的剩余部分来选择LRDIMM的多个存储器级中的一个。 重新选择的片选输入可以用于支持LRDIMM的非二进制秩乘法。
-
公开(公告)号:US20180218763A1
公开(公告)日:2018-08-02
申请号:US15899514
申请日:2018-02-20
Applicant: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
Inventor: Reza M. BACCHUS , Melvin K. BENEDICT , Stephen F. CONTRERAS , Eric L. POPE , Chi K. SIDES , Chun-Pin HUANG
IPC: G11C11/4074 , G11C5/06 , G11C5/10
CPC classification number: G11C11/4074 , G11C5/04 , G11C5/06 , G11C5/10 , G11C5/147
Abstract: An example device in accordance with an aspect of the present disclosure includes a memory module having a voltage regulator module (VRM) to receive input power and deliver output power to components of the memory module at a first power plane. A sufficient number of stitching capacitors are to couple the first power plane to a second power plane.
-
公开(公告)号:US20170243626A1
公开(公告)日:2017-08-24
申请号:US15500070
申请日:2015-02-27
Applicant: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
Inventor: Reza M. BACCHUS , Melvin K. BENEDICT , Stephen F. CONTRERAS , Eric L. POPE , Chi K. SIDES , Chun-Pin HUANG
IPC: G11C11/4074
CPC classification number: G11C11/4074 , G11C5/04 , G11C5/06 , G11C5/10 , G11C5/14 , G11C5/147 , G11C11/401
Abstract: An example device in accordance with an aspect of the present disclosure includes a memory module having a voltage regulator module (VRM) to receive input power and deliver output power to components of the memory module at a first power plane. At least one stitching capacitor is to couple the first power plane to a second power plane.
-
-
-
-