-
公开(公告)号:US20220352032A1
公开(公告)日:2022-11-03
申请号:US17866122
申请日:2022-07-15
Applicant: INTEL CORPORATION
Inventor: Aaron D. LILAK , Ehren MANNEBACH , Anh PHAN , Richard E. SCHENKER , Stephanie A. BOJARSKI , Willy RACHMADY , Patrick R. MORROW , Jeffrey D. BIELEFELD , Gilbert DEWEY , Hui Jae YOO
IPC: H01L21/8234 , H01L27/088 , H01L29/78 , H01L29/06 , H01L23/532 , H01L23/48
Abstract: Backside contact structures include etch selective materials to facilitate backside contact formation. An integrated circuit structure includes a frontside contact region, a device region below the frontside contact region, and a backside contact region below the device region. The device region includes a transistor. The backside contact region includes a first dielectric material under a source or drain region of the transistor, a second dielectric material laterally adjacent to the first dielectric material and under a gate structure of the transistor. A non-conductive spacer is between the first and second dielectric materials. The first and second dielectric materials are selectively etchable with respect to one another and the spacer. The backside contact region may include an interconnect feature that, for instance, passes through the first dielectric material and contacts a bottom side of the source/drain region, and/or passes through the second dielectric material and contacts the gate structure.
-
公开(公告)号:US20240371700A1
公开(公告)日:2024-11-07
申请号:US18774351
申请日:2024-07-16
Applicant: Intel Corporation
Inventor: Aaron D. LILAK , Ehren MANNEBACH , Anh PHAN , Richard E. SCHENKER , Stephanie A. BOJARSKI , Willy RACHMADY , Patrick R. MORROW , Jeffrey D. BIELEFELD , Gilbert DEWEY , Hui Jae YOO
IPC: H01L21/8234 , H01L23/48 , H01L23/532 , H01L27/088 , H01L29/06 , H01L29/78
Abstract: Backside contact structures include etch selective materials to facilitate backside contact formation. An integrated circuit structure includes a frontside contact region, a device region below the frontside contact region, and a backside contact region below the device region. The device region includes a transistor. The backside contact region includes a first dielectric material under a source or drain region of the transistor, a second dielectric material laterally adjacent to the first dielectric material and under a gate structure of the transistor. A non-conductive spacer is between the first and second dielectric materials. The first and second dielectric materials are selectively etchable with respect to one another and the spacer. The backside contact region may include an interconnect feature that, for instance, passes through the first dielectric material and contacts a bottom side of the source/drain region, and/or passes through the second dielectric material and contacts the gate structure.
-