-
公开(公告)号:US20190096798A1
公开(公告)日:2019-03-28
申请号:US15718012
申请日:2017-09-28
Applicant: Intel Corporation
Inventor: Aleksandar Aleksov , Arnab Sarkar , Arghya Sain , Kristof Darmawikarta , Henning Braunisch , Prashant D. Parmar , Sujit Sharan , Johanna M. Swan , Feras Eid
IPC: H01L23/50 , H01L21/48 , H01L23/498
CPC classification number: H01L23/50 , G06F17/5068 , G06F17/5077 , G06F2217/40 , H01L21/4853 , H01L21/486 , H01L23/49816 , H01L23/49827 , H01L23/49838 , H01L23/49866 , H01L23/5225 , H01L23/5226 , H01L23/5286 , H01L24/05 , H01L24/13 , H01L24/16 , H01L2224/0401 , H01L2224/05083 , H01L2224/05144 , H01L2224/05147 , H01L2224/05164 , H01L2224/13022 , H01L2224/131 , H01L2224/16145 , H01L2924/1434 , H01L2924/15311 , H01L2924/3011 , H01L2924/014 , H01L2924/00014
Abstract: Aspects of the embodiments are directed to an IC chip that includes a substrate comprising a first metal layer, a second metal layer, and a ground plane residing on the first metal layer. The second metal layer can include a first signal trace, the first signal trace electrically coupled to a first signal pad residing in the first metal layer by a first signal via. The second metal layer can include a second signal trace, the second signal trace electrically coupled to a second signal pad residing in the first metal layer by a second signal via. The substrate can also include a ground trace residing in the second metal layer between the first signal trace and the second signal trace, the ground trace electrically coupled to the ground plane by a ground via. The vias coupled to the traces can include self-aligned or zero-misaligned vias.
-
公开(公告)号:US10475736B2
公开(公告)日:2019-11-12
申请号:US15718012
申请日:2017-09-28
Applicant: Intel Corporation
Inventor: Aleksandar Aleksov , Arnab Sarkar , Arghya Sain , Kristof Darmawikarta , Henning Braunisch , Prashant D. Parmar , Sujit Sharan , Johanna M. Swan , Feras Eid
IPC: H01L23/50 , H01L21/48 , H01L23/498 , G06F17/50 , H01L23/522 , H01L23/528 , H01L23/00
Abstract: Aspects of the embodiments are directed to an IC chip that includes a substrate comprising a first metal layer, a second metal layer, and a ground plane residing on the first metal layer. The second metal layer can include a first signal trace, the first signal trace electrically coupled to a first signal pad residing in the first metal layer by a first signal via. The second metal layer can include a second signal trace, the second signal trace electrically coupled to a second signal pad residing in the first metal layer by a second signal via. The substrate can also include a ground trace residing in the second metal layer between the first signal trace and the second signal trace, the ground trace electrically coupled to the ground plane by a ground via. The vias coupled to the traces can include self-aligned or zero-misaligned vias.
-