-
公开(公告)号:US20210091206A1
公开(公告)日:2021-03-25
申请号:US17100689
申请日:2020-11-20
Applicant: Intel Corporation
Inventor: Byron HO , Steven JALOVIAR , Jeffrey S. LEIB , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
-
公开(公告)号:US20190165146A1
公开(公告)日:2019-05-30
申请号:US16170600
申请日:2018-10-25
Applicant: Intel Corporation
Inventor: Byron HO , Steven JALOVIAR , Jeffrey S. LEIB , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/06 , H01L29/78 , H01L27/088 , H01L21/8234 , H01L21/762
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
-