Surface treatment to improve resistive-switching characteristics
    1.
    发明授权
    Surface treatment to improve resistive-switching characteristics 有权
    表面处理提高电阻开关特性

    公开(公告)号:US08872151B2

    公开(公告)日:2014-10-28

    申请号:US13896955

    申请日:2013-05-17

    Abstract: This disclosure provides a method of fabricating a semiconductor device layer and associated memory cell structures. By performing a surface treatment process (such as ion bombardment) of a semiconductor device layer to create defects having a deliberate depth profile, one may create multistable memory cells having more consistent electrical parameters. For example, in a resistive-switching memory cell, one may obtain a tighter distribution of set and reset voltages and lower forming voltage, leading to improved device yield and reliability. In at least one embodiment, the depth profile is selected to modulate the type of defects and their influence on electrical properties of a bombarded metal oxide layer and to enhance uniform defect distribution.

    Abstract translation: 本公开提供了制造半导体器件层和相关联的存储单元结构的方法。 通过进行半导体器件层的表面处理(例如离子轰击)以产生具有有意深度分布的缺陷,可以创建具有更一致的电参数的多层存储单元。 例如,在电阻式开关存储单元中,可以获得设定和复位电压的更紧密的分配和较低的成形电压,从而提高器件的产量和可靠性。 在至少一个实施例中,选择深度轮廓以调制缺陷的类型及其对被轰击的金属氧化物层的电性能的影响并增强均匀的缺陷分布。

    Surface Treatment to Improve Resistive-Switching Characteristics
    3.
    发明申请
    Surface Treatment to Improve Resistive-Switching Characteristics 审中-公开
    表面处理提高电阻开关特性

    公开(公告)号:US20140322887A1

    公开(公告)日:2014-10-30

    申请号:US14325015

    申请日:2014-07-07

    Abstract: This disclosure provides a method of fabricating a semiconductor device layer and associated memory cell structures. By performing a surface treatment process (such as ion bombardment) of a semiconductor device layer to create defects having a deliberate depth profile, one may create multistable memory cells having more consistent electrical parameters. For example, in a resistive-switching memory cell, one may obtain a tighter distribution of set and reset voltages and lower forming voltage, leading to improved device yield and reliability. In at least one embodiment, the depth profile is selected to modulate the type of defects and their influence on electrical properties of a bombarded metal oxide layer and to enhance uniform defect distribution.

    Abstract translation: 本公开提供了制造半导体器件层和相关联的存储单元结构的方法。 通过进行半导体器件层的表面处理(例如离子轰击)以产生具有有意深度分布的缺陷,可以创建具有更一致的电参数的多层存储单元。 例如,在电阻式开关存储单元中,可以获得设定和复位电压的更紧密的分配和较低的成形电压,从而提高器件的产量和可靠性。 在至少一个实施例中,选择深度轮廓以调制缺陷的类型及其对被轰击的金属氧化物层的电性能的影响并增强均匀的缺陷分布。

Patent Agency Ranking