-
公开(公告)号:US11894078B2
公开(公告)日:2024-02-06
申请号:US17825941
申请日:2022-05-26
Applicant: Micron Technology, Inc.
Inventor: Karthik Sarpatwari , Xuan-Anh Tran , Jessica Chen , Jason A. Durand , Nevil N. Gajera , Yen Chun Lee
CPC classification number: G11C16/3459 , G11C16/102 , G11C16/26 , G11C16/30 , G11C16/3404
Abstract: Methods, systems, and devices for accessing a multi-level memory cell are described. The memory device may perform a read operation that includes pre-read portion and a read portion to access the multi-level memory cell. During the pre-read portion, the memory device may apply a plurality of voltages to a plurality of memory cells to identify a likely distribution of memory cells storing a first logic state. During the read portion, the memory device may apply a first read voltage to a memory cell based on performing the pre-read portion. The memory device may apply a second read voltage to the memory cell during the read portion that is based on the first read voltage. The memory device may determine the logic state stored by the memory cell based on applying the first read voltage and the second read voltage.
-
公开(公告)号:US20220013183A1
公开(公告)日:2022-01-13
申请号:US16926556
申请日:2020-07-10
Applicant: Micron Technology, Inc.
Inventor: Karthik Sarpatwari , Xuan-Anh Tran , Jessica Chen , Jason A. Durand , Nevil N. Gajera , Yen Chun Lee
Abstract: Methods, systems, and devices for accessing a multi-level memory cell are described. The memory device may perform a read operation that includes pre-read portion and a read portion to access the multi-level memory cell. During the pre-read portion, the memory device may apply a plurality of voltages to a plurality of memory cells to identify a likely distribution of memory cells storing a first logic state. During the read portion, the memory device may apply a first read voltage to a memory cell based on performing the pre-read portion. The memory device may apply a second read voltage to the memory cell during the read portion that is based on the first read voltage. The memory device may determine the logic state stored by the memory cell based on applying the first read voltage and the second read voltage.
-
公开(公告)号:US20220284973A1
公开(公告)日:2022-09-08
申请号:US17825941
申请日:2022-05-26
Applicant: Micron Technology, Inc.
Inventor: Karthik Sarpatwari , Xuan-Anh Tran , Jessica Chen , Jason A. Durand , Nevil N. Gajera , Yen Chun Lee
Abstract: Methods, systems, and devices for accessing a multi-level memory cell are described. The memory device may perform a read operation that includes pre-read portion and a read portion to access the multi-level memory cell. During the pre-read portion, the memory device may apply a plurality of voltages to a plurality of memory cells to identify a likely distribution of memory cells storing a first logic state. During the read portion, the memory device may apply a first read voltage to a memory cell based on performing the pre-read portion. The memory device may apply a second read voltage to the memory cell during the read portion that is based on the first read voltage. The memory device may determine the logic state stored by the memory cell based on applying the first read voltage and the second read voltage.
-
公开(公告)号:US11355209B2
公开(公告)日:2022-06-07
申请号:US16926556
申请日:2020-07-10
Applicant: Micron Technology, Inc.
Inventor: Karthik Sarpatwari , Xuan-Anh Tran , Jessica Chen , Jason A. Durand , Nevil N. Gajera , Yen Chun Lee
Abstract: Methods, systems, and devices for accessing a multi-level memory cell are described. The memory device may perform a read operation that includes pre-read portion and a read portion to access the multi-level memory cell. During the pre-read portion, the memory device may apply a plurality of voltages to a plurality of memory cells to identify a likely distribution of memory cells storing a first logic state. During the read portion, the memory device may apply a first read voltage to a memory cell based on performing the pre-read portion. The memory device may apply a second read voltage to the memory cell during the read portion that is based on the first read voltage. The memory device may determine the logic state stored by the memory cell based on applying the first read voltage and the second read voltage.
-
-
-