Nonvolatile memory cells having split gate structure and methods of fabricating the same

    公开(公告)号:US20050056880A1

    公开(公告)日:2005-03-17

    申请号:US10981115

    申请日:2004-11-04

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    Nonvolatile memory cells having split gate structure and methods of fabricating the same

    公开(公告)号:US07183154B2

    公开(公告)日:2007-02-27

    申请号:US10980992

    申请日:2004-11-04

    IPC分类号: H01L21/8238

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    Method of forming flash memory
    3.
    发明授权
    Method of forming flash memory 失效
    形成闪存的方法

    公开(公告)号:US06730565B2

    公开(公告)日:2004-05-04

    申请号:US10277848

    申请日:2002-10-22

    IPC分类号: H10L21336

    摘要: The present invention provides a method of forming a split gate type flash memory. After exposure of a floating gate layer between silicon nitride layers, a conductive layer spacer is formed on a sidewall of the silicon nitride layer pattern. The conductive layer spacer is formed in a floating gate of a later-completed flash memory to form a tip on which tunneling is centralized in an erase operation. That is, the spacer is formed on a sidewall of the silicon nitride layer pattern over the floating gate layer to form the tunneling tip.

    摘要翻译: 本发明提供一种形成分离式闪存的方法。 在氮化硅层之间的浮栅层暴露之后,在氮化硅层图案的侧壁上形成导电层间隔物。 导电层隔离物形成在随后完成的闪速存储器的浮动栅极中,以形成在擦除操作中将隧道集中在其上的尖端。 也就是说,间隔物形成在浮动栅极层上的氮化硅层图案的侧壁上以形成隧道末端。

    Nonvolatile memory cells having split gate structure and methods of fabricating the same
    4.
    发明授权
    Nonvolatile memory cells having split gate structure and methods of fabricating the same 有权
    具有分裂栅极结构的非易失性存储单元及其制造方法

    公开(公告)号:US07180124B2

    公开(公告)日:2007-02-20

    申请号:US10981115

    申请日:2004-11-04

    IPC分类号: H01L21/336

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    摘要翻译: 提供具有分裂栅极结构的非易失性存储单元及其制造方法。 非易失性存储单元包括限定在半导体衬底的预定区域的有源区。 每个有源区的一部分被蚀刻以形成单元沟槽区。 绝缘浮动栅极设置在与穿过有源区域的方向平行的一对侧壁上。 源区域设置在单元沟槽区域的底表面处。 浮置栅极之间的间隙区填充有与源极区域电连接的公共源极线。 公共源极线沿着与有源区域交叉的方向延伸。 与浮动栅极相邻的有源区域被与公共源极线平行的字线覆盖。 漏极区域设置在与字线相邻的有源区域中。 漏极区域电连接到跨越字线的位线。

    Nonvolatile memory cells having split gate structure and methods of fabricating the same

    公开(公告)号:US20050064655A1

    公开(公告)日:2005-03-24

    申请号:US10980992

    申请日:2004-11-04

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    Nonvolatile memory cells having split gate structure and methods of fabricating the same
    6.
    发明授权
    Nonvolatile memory cells having split gate structure and methods of fabricating the same 失效
    具有分裂栅极结构的非易失性存储单元及其制造方法

    公开(公告)号:US06867082B2

    公开(公告)日:2005-03-15

    申请号:US10844240

    申请日:2004-05-12

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    摘要翻译: 提供具有分裂栅极结构的非易失性存储单元及其制造方法。 非易失性存储单元包括限定在半导体衬底的预定区域的有源区。 每个有源区的一部分被蚀刻以形成单元沟槽区。 绝缘浮动栅极设置在与穿过有源区域的方向平行的一对侧壁上。 源区域设置在单元沟槽区域的底表面处。 浮置栅极之间的间隙区填充有与源极区域电连接的公共源极线。 公共源极线沿着与有源区域交叉的方向延伸。 与浮动栅极相邻的有源区域被与公共源极线平行的字线覆盖。 漏极区域设置在与字线相邻的有源区域中。 漏极区域电连接到跨越字线的位线。

    Nonvolatile memory cells having split gate structure and methods of fabricating the same
    7.
    发明授权
    Nonvolatile memory cells having split gate structure and methods of fabricating the same 失效
    具有分裂栅极结构的非易失性存储单元及其制造方法

    公开(公告)号:US06753571B2

    公开(公告)日:2004-06-22

    申请号:US10401666

    申请日:2003-03-28

    IPC分类号: H01L29788

    CPC分类号: H01L27/11556 H01L27/115

    摘要: Nonvolatile memory cells having a split gate structure and methods of fabricating the same are provided. The nonvolatile memory cells include active regions defined at a predetermined region of a semiconductor substrate. A portion of each of the active regions is etched to form a cell trench region. Insulated floating gates are disposed on a pair of sidewalls parallel with the direction that crosses the active region. A source region is disposed at a bottom surface of the cell trench region. A gap region between the floating gates is filled with a common source line electrically connected to the source region. The common source line is extended along the direction that crosses the active regions. The active regions, which are adjacent to the floating gates, are covered with word lines parallel with the common source line. Drain regions are disposed in the active regions adjacent to the word lines. The drain regions are electrically connected to bit lines that cross over the word lines.

    摘要翻译: 提供具有分裂栅极结构的非易失性存储单元及其制造方法。 非易失性存储单元包括限定在半导体衬底的预定区域的有源区。 每个有源区的一部分被蚀刻以形成单元沟槽区。 绝缘浮动栅极设置在与穿过有源区域的方向平行的一对侧壁上。 源区域设置在单元沟槽区域的底表面处。 浮置栅极之间的间隙区填充有与源极区域电连接的公共源极线。 公共源极线沿着与有源区域交叉的方向延伸。 与浮动栅极相邻的有源区域用与公共源极线平行的字线覆盖。 漏极区域设置在与字线相邻的有源区域中。 漏极区域电连接到跨越字线的位线。

    Image data processing method, image sensor and image data processing system using the method
    9.
    发明授权
    Image data processing method, image sensor and image data processing system using the method 有权
    图像数据处理方法,图像传感器和图像数据处理系统采用该方法

    公开(公告)号:US08681251B2

    公开(公告)日:2014-03-25

    申请号:US13154537

    申请日:2011-06-07

    IPC分类号: H04N3/14 H04N5/335

    摘要: An image sensor supporting a normal sampling mode and a 1/N sampling mode for transmitting image data detected by a plurality of unit image sensors and stored in a plurality of latch circuits to a data processor using a plurality of transmission lines, wherein N is a natural number greater than 2, the image sensor including a horizontal address generator configured to generate horizontal addresses corresponding to addresses of the plurality of latch circuits, and to generate, based on the horizontal addresses, a first channel selection control signal and a second channel selection control signal of which activation times at least partially overlap.

    摘要翻译: 支持正常采样模式的图像传感器和用于将由多个单位图像传感器检测并被存储在多个锁存电路中的图像数据传送到使用多条传输线路的数据处理器的1 / N采样模式,其中N是 自然数大于2,图像传感器包括水平地址发生器,其被配置为生成对应于多个锁存电路的地址的水平地址,并且基于水平地址生成第一信道选择控制信号和第二信道选择 其激活时间至少部分重叠的控制信号。