-
公开(公告)号:US10545189B2
公开(公告)日:2020-01-28
申请号:US15336716
申请日:2016-10-27
Applicant: NVIDIA CORPORATION
Inventor: Milind Sonawane , Amit Sanghani , Jonathon E. Colburn , Bala Tarun Nelapatla , Shantanu Sarangi , Rajendra Kumar reddy.S , Sailendra Chadalavada
IPC: G01R31/3177 , G01R31/26 , G01R31/3185 , G06F11/00 , G01R31/317 , G01R31/28
Abstract: In one embodiments, a system comprises: a plurality of scan test chains configured to perform test operations at a first clock speed; a central test controller for controlling testing by the scan test chains; and an interface configured to generate instructions to direct central test controller. The interface communicates with the centralized test controller at the first clock speed and an external scan input at a second clock speed. The second clock speed can be faster than the first clock speed. The instructions communicated to the central controller can be directions associated with sequential scan compression/decompression operations. In one exemplary implementation, the interface further comprise a mode state machine used to generate the mode control instructions and a test register state machine that generate test state control instructions, wherein the test mode control instructions and the test state control instructions direct operations of the centralized test controller.
-
公开(公告)号:US20170115346A1
公开(公告)日:2017-04-27
申请号:US15336747
申请日:2016-10-27
Applicant: NVIDIA CORPORATION
Inventor: Milind Sonawane , Amit Sanghani , Jonathon E. Colburn , Rajendra Kumar reddy.S , Bala Tarun Nelapatla , Sailendra Chadalavda , Shantanu Sarangi
IPC: G01R31/3177 , G01R31/317
CPC classification number: G01R31/3177 , G01R31/2607 , G01R31/2803 , G01R31/2806 , G01R31/2834 , G01R31/31701 , G01R31/31707 , G01R31/31724 , G01R31/31725 , G01R31/318555 , G01R31/318572 , G06F11/00
Abstract: A method for testing. The method includes sending a single instruction over a JTAG interface to a JTAG controller to select a first internal test data register of a plurality of data registers. The method includes programming the first internal test data register using the JTAG interface to configure mode control access and state control access for a test controller implementing a sequential scan architecture to test a chip at a system level.
-
公开(公告)号:US20170115353A1
公开(公告)日:2017-04-27
申请号:US15336716
申请日:2016-10-27
Applicant: NVIDIA CORPORATION
Inventor: Milind Sonawane , Amit Sanghani , Jonathon E. Colburn , Bala Tarun Nelapatla , Shantanu Sarangi , Rajendra Kumar reddy.S
IPC: G01R31/317 , G01R31/3177
Abstract: In one embodiments, a system comprises: a plurality of scan test chains configured to perform test operations at a first clock speed; a central test controller for controlling testing by the scan test chains; and an interface configured to generate instructions to direct central test controller. The interface communicates with the centralized test controller at the first clock speed and an external scan input at a second clock speed. The second clock speed can be faster than the first clock speed. The instructions communicated to the central controller can be directions associated with sequential scan compression/decompression operations. In one exemplary implementation, the interface further comprise a mode state machine used to generate the mode control instructions and a test register state machine that generate test state control instructions, wherein the test mode control instructions and the test state control instructions direct operations of the centralized test controller.
-
公开(公告)号:US10317463B2
公开(公告)日:2019-06-11
申请号:US15336747
申请日:2016-10-27
Applicant: NVIDIA CORPORATION
Inventor: Milind Sonawane , Amit Sanghani , Jonathon E. Colburn , Rajendra Kumar reddy.S , Bala Tarun Nelapatla , Sailendra Chadalavda , Shantanu Sarangi
IPC: G01R31/3177 , G01R31/317 , G01R31/26 , G01R31/28 , G01R31/3185 , G06F11/00
Abstract: A method for testing. The method includes sending a single instruction over a JTAG interface to a JTAG controller to select a first internal test data register of a plurality of data registers. The method includes programming the first internal test data register using the JTAG interface to configure mode control access and state control access for a test controller implementing a sequential scan architecture to test a chip at a system level.
-
公开(公告)号:US20170115345A1
公开(公告)日:2017-04-27
申请号:US15336736
申请日:2016-10-27
Applicant: NVIDIA Corporation
Inventor: Milind Sonawane , Amit Sanghani , Shantanu Sarangi , Jonathon E. Colburn , Bala Tarun Nelapatla , Sailendra Chadalavda , Rajendra Kumar reddy.S , Mahmut Yilmaz
IPC: G01R31/3177 , G01R31/317
Abstract: A method for testing. An external clock frequency is generated. Test data is supplied over a plurality of SSI connections clocked at the external clock frequency, wherein the test data is designed for testing a logic block. A DSTA module is configured for the logic block that is integrated within a chip to a bandwidth ratio, wherein the bandwidth ratio defines the plurality of SSI connections and a plurality of PSI connections of the chip. The external clock frequency is divided down using the bandwidth ratio to generate an internal clock frequency, wherein the bandwidth ratio defines the external clock frequency and the internal clock frequency. The test data is scanned over the plurality of PSI connections clocked at the internal clock frequency according to the bandwidth ratio, wherein the plurality of PSI connections is configured for inputting the test data to the plurality of scan chains.
-
-
-
-