Wide band buffer with DC level shift and bandwidth extension for wired data communication

    公开(公告)号:US10917055B2

    公开(公告)日:2021-02-09

    申请号:US16184921

    申请日:2018-11-08

    Applicant: NXP B.V.

    Abstract: A wide band communications circuit buffer can include a pair of NPN bipolar transistor emitter followers deployed as a voltage buffer and disposed at inputs before and outputs after an equalization module, and a pair of diode connected NPN transistors deployed as a level shifter and disposed following the emitter followers before an output of the wide band driver to keep an output level at the output of the wide band buffer close to a desired level. Resistors connected between emitters and a VEE terminal can be used to further adjust the DC level. An LC tank filter can be provided between emitters of the voltage buffer components and the circuit's outputs to pass and boost high frequency signals provided to next stage components. The wide band buffer is, inter alia, appropriate for use in providing a DC level shift function as used in wired data communication systems circuitry.

    Fast response high-speed redriver channel power up in CIO mode

    公开(公告)号:US10691150B1

    公开(公告)日:2020-06-23

    申请号:US16396452

    申请日:2019-04-26

    Applicant: NXP B.V.

    Abstract: A redriver powers up a high-speed channel within a time window sufficient to satisfy the requirements of a CIO mode of operation. The redriver includes a signal detector for a channel and control logic to activate the channel within a time window that satisfies operation in a CIO mode. The control logic may activate the channel by controlling a first bias current for a first circuit of the channel based on a signal detected by the signal detector. The first bias current may be greater than a second bias current for the first circuit during a mode different from the CIO mode. These features may form any linear or limiting redriver for a faster power-up time.

    WIDE BAND BUFFER WITH DC LEVEL SHIFT AND BANDWIDTH EXTENSION FOR WIRED DATA COMMUNICATION

    公开(公告)号:US20200153395A1

    公开(公告)日:2020-05-14

    申请号:US16184921

    申请日:2018-11-08

    Applicant: NXP B.V.

    Abstract: A wide band communications circuit buffer can include a pair of NPN bipolar transistor emitter followers deployed as a voltage buffer and disposed at inputs before and outputs after an equalization module, and a pair of diode connected NPN transistors deployed as a level shifter and disposed following the emitter followers before an output of the wide band driver to keep an output level at the output of the wide band buffer close to a desired level. Resistors connected between emitters and a VEE terminal can be used to further adjust the DC level. An LC tank filter can be provided between emitters of the voltage buffer components and the circuit's outputs to pass and boost high frequency signals provided to next stage components. The wide band buffer is, inter alia, appropriate for use in providing a DC level shift function as used in wired data communication systems circuitry.

    Signal detector
    4.
    发明授权

    公开(公告)号:US10594285B1

    公开(公告)日:2020-03-17

    申请号:US16398556

    申请日:2019-04-30

    Applicant: NXP B.V.

    Abstract: A signal detector includes an input to receive a differential signal, a generator to generate a first voltage based on the differential signal and a second voltage based on the first voltage and a predetermined voltage, and an output stage to output a detection signal based on the first voltage and the second voltage. The differential signal includes a first signal and a second signal. The detection signal has a first value when a difference between the first and second signals is in a first range and a second value when the difference between the first and second signals is in a second range. The detection signal may indicate the presence or absence of low frequency periodic signaling for the differential signal. Such a detector may demonstrate fast response and operate at low-current.

    Low supply linear equalizer with programmable peaking gain

    公开(公告)号:US10447507B1

    公开(公告)日:2019-10-15

    申请号:US16172591

    申请日:2018-10-26

    Applicant: NXP B.V.

    Abstract: Embodiments of linear equalizers are disclosed. In an embodiment, a linear equalizer includes sets of transistors, a resistor, and first and second impedance elements. The sets of transistors are connected between at least one input terminal of the linear equalizer and at least one output terminal of the linear equalizer. The resistor is connected to a supply voltage, to the at least one output terminal, and to the sets of transistors. The first and second impedance elements are connected between emitter terminals or source terminals of the sets of transistors and at least one fixed voltage. A peaking gain of the linear equalizer is programmable by adjusting a direct current (DC) component of at least one input signal that is received at the at least one input terminal and that is applied to the sets of transistors.

Patent Agency Ranking