Abstract:
A liquid crystal display includes a plurality of pixel electrodes and common electrodes disposed on a first substrate that overlap each other with a passivation layer interposed therebetween, and a connection portion disposed between a common voltage applying unit and the common electrode. The common electrode has a plurality of first cutouts, the passivation layer has a plurality of second cutouts, and the first cutout and the second cutout have substantially the same planar shape. The connection portion includes a lower connection portion formed from a same layer as the common electrode, and an upper connection portion disposed on the lower connection portion that includes a low resistance metal.
Abstract:
A liquid crystal display according to an exemplary embodiment of the present disclosure includes: a gate line, a data line, and a compensation voltage line disposed on an insulation substrate; a first passivation layer disposed on the gate line, the data line, and the compensation voltage line; a pixel electrode connected to the gate line and the data line, and a compensation electrode connected to the compensation voltage line, disposed on the first passivation layer; and a common electrode formed on the first passivation layer, wherein the compensation electrode overlaps at least a portion of the data line, and the compensation voltage line is formed with the same layer as the data line.
Abstract:
In a thin film transistor array panel and a method of manufacturing the same, a thin passivation layer is positioned between a first field generating electrode and a second field generating electrode. The thin passivation layer overlaps the first and second field generating electrodes. The thin passivation layer includes a transparent photosensitive organic material. When forming the first field generating electrode, the passivation layer is used as a photosensitive film. Accordingly, the passivation layer and the first field generating electrode may be formed using a same single photo-mask. Accordingly, the manufacturing cost of the thin film transistor array panel may be reduced.