-
公开(公告)号:US20240036628A1
公开(公告)日:2024-02-01
申请号:US18482613
申请日:2023-10-06
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Dong-Hee HAN , Dae-yeong Lee
IPC: G06F1/324 , G06F15/78 , G06F1/329 , G06F1/3206 , G06F1/3234
CPC classification number: G06F1/324 , G06F15/7807 , G06F1/329 , G06F1/3206 , G06F1/3243
Abstract: In a method of operating a system-on-chip (SOC), the SOC includes a plurality of processor cores. An operating frequency of the plurality of processor cores is set to a first operating frequency based on permitted power consumption of the SOC and an operating status of the plurality of processor cores. The first operating frequency is within a maximum operating frequency of the plurality of processor cores. At least one of the plurality of processor cores performs at least one processing operation based on the first operating frequency. When present power consumption of the SOC is determined as exceeding the permitted power consumption, a warning signal is activated, and a first control operation for reducing the present power consumption is performed immediately thereafter.
-
2.
公开(公告)号:US10599210B2
公开(公告)日:2020-03-24
申请号:US15867024
申请日:2018-01-10
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jong-lae Park , Ju-hwan Kim , Bum-gyu Park , Dae-yeong Lee , Dong-hyeon Ham
IPC: G06F1/00 , G06F1/3287 , G06F1/3234 , G06F11/30 , G06F12/0811 , G06F1/324 , G06F1/3296 , G06F1/3225 , G06F12/0806
Abstract: An application processor including at least one core, at least one first cache respectively connected to the at least one core, the at least one first cache associated with an operation of the at least one core, a second cache associated with an operation of the at least one core, the second cache having a storage capacity greater than the first cache, a cache utilization management circuit configured to generate, a power control signal for power management of the application processor based on a cache hit rate of the second cache; and a power management circuit configured to determine, a power state level of the application processor based on the power control signal and an expected idle time, the power management circuit configured to control the at least one core, the at least one first cache, and the second cache based on the power state level may be provided.
-
公开(公告)号:US12210397B2
公开(公告)日:2025-01-28
申请号:US18482613
申请日:2023-10-06
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Dong-Hee Han , Dae-yeong Lee
IPC: G06F1/32 , G06F1/3206 , G06F1/3234 , G06F1/324 , G06F1/329 , G06F15/78
Abstract: In a method of operating a system-on-chip (SOC), the SOC includes a plurality of processor cores. An operating frequency of the plurality of processor cores is set to a first operating frequency based on permitted power consumption of the SOC and an operating status of the plurality of processor cores. The first operating frequency is within a maximum operating frequency of the plurality of processor cores. At least one of the plurality of processor cores performs at least one processing operation based on the first operating frequency. When present power consumption of the SOC is determined as exceeding the permitted power consumption, a warning signal is activated, and a first control operation for reducing the present power consumption is performed immediately thereafter.
-
公开(公告)号:US11169586B2
公开(公告)日:2021-11-09
申请号:US16402565
申请日:2019-05-03
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jong-lae Park , Dae-yeong Lee
IPC: G06F1/32 , G06F1/3225 , G06F1/3234 , G06F1/329
Abstract: There is provided a method of operating a computing device including a processing component based on power consumption. The method includes: obtaining power mode information about the processing component, measuring a temperature of the processing component and a current that flows through the processing component in response to the obtaining the power mode information, generating leakage power information based on the power mode information and the measured temperature and current, and storing the generated leakage power information in a memory.
-
-
-