LEADFRAME WITH VARYING THICKNESSES AND METHOD OF MANUFACTURING SEMICONDUCTOR PACKAGES

    公开(公告)号:US20230068273A1

    公开(公告)日:2023-03-02

    申请号:US17889251

    申请日:2022-08-16

    Abstract: The present disclosure is directed to semiconductor packages manufactured utilizing a leadframe with varying thicknesses. The leadframe with varying thicknesses has a reduced likelihood of deformation while being handled during the manufacturing of the semiconductor packages as well as when being handled during a shipping process. The method of manufacturing is not required to utilize a leadframe tape based on the leadframe with varying thicknesses. This reduces the overall manufacturing costs of the semiconductor packages due to the reduced materials and steps in manufacturing the semiconductor packages as compared to a method that utilizes a leadframe tape to support a leadframe. The semiconductor packages may include leads of varying thicknesses formed by utilizing the leadframe of varying thicknesses to manufacture the semiconductor packages.

    CAPLESS SEMICONDUCTOR PACKAGE WITH A MICRO-ELECTROMECHANICAL SYSTEM (MEMS)

    公开(公告)号:US20210179423A1

    公开(公告)日:2021-06-17

    申请号:US17103796

    申请日:2020-11-24

    Abstract: A semiconductor package that contains an application-specific integrated circuit (ASIC) die and a micro-electromechanical system (MEMS) die. The MEMS die and the ASIC die are coupled to a substrate that includes an opening that extends through the substrate and is in fluid communication with an air cavity positioned between and separating the MEMS die from the substrate. The opening exposes the air cavity to an external environment and, following this, the air cavity exposes a MEMS element of the MEMS die to the external environment. The air cavity separating the MEMS die from the substrate is formed with a method of manufacturing that utilizes a thermally decomposable die attach material.

    DIE EMBEDDED IN SUBSTRATE WITH STRESS BUFFER

    公开(公告)号:US20210343658A1

    公开(公告)日:2021-11-04

    申请号:US17221374

    申请日:2021-04-02

    Abstract: The present disclosure is directed to a package, such as a wafer level chip scale package (WLCSP) or a package containing a semiconductor die, with a die embedded within a substrate that is surrounded by an elastomer. The package includes nonconductive layers on surfaces of the substrate and the elastomer as well as conductive layers and conductive vias that extend through these layers to form electrical connections in the package. The package includes surfaces of the conductive material, which may be referred to as contacts. These surfaces of the conductive material are exposed on both sides of the package and allow the package to be mounted within an electronic device and have other electronic components coupled to the package, or allow the package to be included in a stacked configuration of semiconductor dice or packages.

Patent Agency Ranking