-
公开(公告)号:US20220082743A1
公开(公告)日:2022-03-17
申请号:US17469286
申请日:2021-09-08
Applicant: STMicroelectronics SA , STMicroelectronics (Crolles 2) SAS
Inventor: Olivier LE NEEL , Stephane ZOLL , Stephane MONFRAY
IPC: G02B5/28 , G02B5/18 , H01L31/0203 , H01L31/0216
Abstract: An optical filter includes a carrier layer made of a first material. A periodic grating of posts is disposed on the carrier layer in a periodic pattern configured by characteristic dimensions. The posts are made of a second material. A layer made of a third material encompasses the periodic grating of posts and covers the carrier layer. The third material has a refractive index that is different from a refractive index of the second material. Characteristic dimensions of the periodic grating of posts are smaller than an interfering wavelength and are configured to selectively reflect light at the interfering wavelength on the periodic grating of posts.
-
公开(公告)号:US20230263082A1
公开(公告)日:2023-08-17
申请号:US18130184
申请日:2023-04-03
Applicant: STMicroelectronics (Crolles 2) SAS , STMicroelectronics (Grenoble 2) SAS , STMicroelectronics (Rousset) SAS
Inventor: Franck ARNAUD , David GALPIN , Stephane ZOLL , Olivier HINSINGER , Laurent FAVENNEC , Jean-Pierre ODDOU , Lucile BROUSSOUS , Philippe BOIVIN , Olivier WEBER , Philippe BRUN , Pierre MORIN
CPC classification number: H10N70/8616 , G11C13/0004 , G11C13/0069 , H10B63/30 , H10B63/80 , H10N70/011 , H10N70/021 , H10N70/231 , H10N70/826 , H10N70/882 , H10N70/8265 , H10N70/8413 , G11C2013/008
Abstract: An integrated circuit includes a substrate with an active area, a first insulating layer, a second insulating layer, and a phase-change material. The integrated circuit further includes a heating element in an L-shape, with a long side in direct physical contact with the phase-change material and a short side in direct physical contact with a via. The heating element is surrounded by first, second, and third insulating spacers, with the first insulating spacer having a planar first sidewall in contact with the long side of the heating element, a convex second sidewall, and a planar bottom face in contact with the short side of the heating element. The second and third insulating spacers are in direct contact with the first insulating spacer and the long side of the heating element.
-
公开(公告)号:US20190140176A1
公开(公告)日:2019-05-09
申请号:US16184246
申请日:2018-11-08
Applicant: STMicroelectronics (Crolles 2) SAS , STMicroelectronics (Grenoble 2) SAS , STMicroelectronics (Rousset) SAS
Inventor: Franck ARNAUD , David GALPIN , Stephane ZOLL , Olivier HINSINGER , Laurent FAVENNEC , Jean-Pierre ODDOU , Lucile BROUSSOUS , Philippe BOIVIN , Olivier WEBER , Philippe BRUN , Pierre MORIN
Abstract: An electronic chip includes memory cells made of a phase-change material and a transistor. First and second vias extend from the transistor through an intermediate insulating layer to a same height. A first metal level including a first interconnection track in contact with the first via is located over the intermediate insulating layer. A heating element for heating the phase-change material is located on the second via, and the phase-change material is located on the heating element. A second metal level including a second interconnection track is located above the phase-change material. A third via extends from the phase-change material to the second interconnection track.
-
-