Scan driver
    6.
    发明授权

    公开(公告)号:US10699616B2

    公开(公告)日:2020-06-30

    申请号:US16017999

    申请日:2018-06-25

    Abstract: In a scan driver including a plurality of stages configured to supply scan signals to scan lines, the scan driver includes: an i−1th stage configured to supply an i−1th scan signal to an i−1th scan line while controlling a node Qi−1 (i is a natural number) in response to a first clock signal, a third clock signal, and a control voltage; an ith stage configured to supply an ith scan signal to an ith scan line while controlling a node Qi in response to a second clock signal, a fourth clock signal, and the control voltage; and a controller connected to the i−1th stage and the ith stage, and configured to supply the control voltage.

    SCAN DRIVER
    7.
    发明申请
    SCAN DRIVER 审中-公开

    公开(公告)号:US20180308409A1

    公开(公告)日:2018-10-25

    申请号:US16017999

    申请日:2018-06-25

    CPC classification number: G09G3/20 G09G2310/0267 G09G2310/0286

    Abstract: In a scan driver including a plurality of stages configured to supply scan signals to scan lines, the scan driver includes: an i−1th stage configured to supply an i−1th scan signal to an i−1th scan line while controlling a node Qi−1 (i is a natural number) in response to a first clock signal, a third clock signal, and a control voltage; an ith stage configured to supply an ith scan signal to an ith scan line while controlling a node Qi in response to a second clock signal, a fourth clock signal, and the control voltage; and a controller connected to the i−1th stage and the ith stage, and configured to supply the control voltage.

    Stage and organic light emitting display device using the same

    公开(公告)号:US10546536B2

    公开(公告)日:2020-01-28

    申请号:US15626305

    申请日:2017-06-19

    Abstract: A stage includes first, second, and third outputs and first and second signal processors. The first output supplies a scan signal to a first output terminal based on signals to first and second input terminals and the voltage of a first node. The second output is connected to a first power source and supplies an emission control signal to a second output terminal based on signals to the first input terminal, the first output terminal, and a third input terminal. The third output is connected to the first power source and supplies an inverted emission control signal to a third output terminal based on signals to the first input terminal and second output terminal. The first signal processor controls the first node voltage based on a signal to a fourth input terminal. The second signal processor controls the first node voltage based on the signal to the second input terminal.

    GATE DRIVING CIRCUIT AND DISPLAY DEVICE INCLUDING THE SAME
    10.
    发明申请
    GATE DRIVING CIRCUIT AND DISPLAY DEVICE INCLUDING THE SAME 有权
    门驱动电路和包括它的显示装置

    公开(公告)号:US20160365052A1

    公开(公告)日:2016-12-15

    申请号:US15172060

    申请日:2016-06-02

    CPC classification number: G09G3/3677 G09G2310/0286 G09G2330/021

    Abstract: A gate driving circuit including a plurality of stage circuits to output a plurality of gate signals, a N-th stage circuit of the plurality of stage circuits includes: an output pull-up part including a control electrode connected to a first node, the first node being configured to have a potential increase in response to a (N−1)-th control signal received from a previous stage circuit of the N-th stage circuit, the output pull-up part to receive a clock signal to output a gate signal of the N-th stage circuit; a control node pull-up part to control the potential of the first node by using the (N−1)-th control signal; and a control node pull-down part to discharge the first node to a second low voltage according to a (N+1)-th control signal, wherein the output pull-up part is to discharge the gate signal of the N-th stage circuit in a (N+2)-th stage circuit.

    Abstract translation: 一种栅极驱动电路,包括输出多个栅极信号的多个级电路,所述多级级电路的第N级电路包括:输出上拉部分,包括连接到第一节点的控制电极,所述第一级 节点被配置为响应于从第N级电路的先前级电路接收的第(N-1)个控制信号而具有电位增加,所述输出上拉部分接收时钟信号以输出门 N级电路的信号; 控制节点上拉部分,通过使用第(N-1)个控制信号来控制第一节点的电位; 以及控制节点下拉部分,以根据第(N + 1)个控制信号将所述第一节点放电到第二低电压,其中所述输出上拉部分将所述第N级的所述门信号 (N + 2)级电路中的电路。

Patent Agency Ranking