-
公开(公告)号:US20240250135A1
公开(公告)日:2024-07-25
申请号:US18454112
申请日:2023-08-23
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunho Noh , IIgyou Shin , Sangyong Kim , Youbin Kim
IPC: H01L29/417 , H01L23/528 , H01L29/06 , H01L29/40 , H01L29/423 , H01L29/66 , H01L29/775
CPC classification number: H01L29/41733 , H01L23/5286 , H01L29/0673 , H01L29/401 , H01L29/42392 , H01L29/66439 , H01L29/66545 , H01L29/775
Abstract: An integrated circuit device includes an insulating structure, a source/drain region on the insulating structure, a pair of bottom semiconductor sheets being spaced apart from each other with the source/drain region therebetween in a first horizontal direction, a pair of channel regions spaced apart from the insulating structure with the bottom semiconductor sheets therebetween, a pair of gate lines respectively extending on the pair of channel regions on the bottom semiconductor sheets and extending longitudinally in a second horizontal direction perpendicular to the first horizontal direction, and a backside contact structure extending through the insulating structure to contact a bottom surface of the source/drain region, the backside contact structure including a first contact portion that has a width in the first horizontal direction increasing toward the source/drain region and a second contact portion that has a width in the first horizontal direction decreasing toward the source/drain region.
-
公开(公告)号:US20240145573A1
公开(公告)日:2024-05-02
申请号:US18382166
申请日:2023-10-20
Applicant: Samsung Electronics Co., Ltd.
Inventor: Ilgyou Shin , Hyunho Noh , Sanghyun Hong , Sangyong Kim , HyungJun Kim
IPC: H01L29/51 , H01L27/088 , H01L29/06 , H01L29/423 , H01L29/775 , H01L29/786
CPC classification number: H01L29/517 , H01L27/088 , H01L29/0673 , H01L29/42392 , H01L29/775 , H01L29/78696
Abstract: A semiconductor device includes a first transistor on a first region of a substrate, and a second transistor on a second region of the substrate. The first transistor includes a first gate insulating layer including a first interfacial insulating layer, a first lower high-κ dielectric layer, and a first composite dielectric layer, sequentially stacked on each of first semiconductor channel layers. The second transistor includes a second gate insulating layer including a second interfacial insulating layer, a second lower high-κ dielectric layer, a second composite dielectric layer, and a second upper high-κ dielectric layer, sequentially stacked on each of second semiconductor channel layers. The first and the second lower high-κ dielectric layers include a first metal element, the second upper high-κ dielectric layer includes a second metal element, and the first and the second composite dielectric layers include both of the first and the second metal elements.
-