SEMICONDUCTOR DEVICE INCLUDING REDUNDANCY CELL ARRAY
    2.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING REDUNDANCY CELL ARRAY 有权
    半导体器件,包括冗余单元阵列

    公开(公告)号:US20160189800A1

    公开(公告)日:2016-06-30

    申请号:US14970983

    申请日:2015-12-16

    Abstract: Provided is a semiconductor device and a manufacturing method thereof. The semiconductor device may include a first cell array, a first fuse circuit, a first spare cell array, a second spare cell array, and a redundancy select controller. The first fuse circuit may be configured to store a first failed address corresponding to one or more defective memory cells in the first cell array. Each of the first and second spare cell arrays may include a plurality of spare memory cells configured to replace first and second defective memory cells in the first cell array, respectively. For replacing the first and second defective memory cells, the redundancy select controller may be configured to selectively assign the first fuse circuit to either one or both of the first and second spare cell arrays.

    Abstract translation: 提供一种半导体器件及其制造方法。 半导体器件可以包括第一单元阵列,第一熔丝电路,第一备用单元阵列,第二备用单元阵列和冗余选择控制器。 第一熔丝电路可以被配置为存储对应于第一单元阵列中的一个或多个有缺陷的存储器单元的第一失败地址。 第一和第二备用单元阵列中的每一个可以包括分别替换第一单元阵列中的第一和第二有缺陷存储单元的多个备用存储单元。 为了替换第一和第二有缺陷的存储器单元,冗余选择控制器可以被配置为选择性地将第一熔丝电路分配给第一和第二备用单元阵列中的一个或两个。

    REPAIR CIRCUIT AND FUSE CIRCUIT
    3.
    发明申请
    REPAIR CIRCUIT AND FUSE CIRCUIT 有权
    维修电路和保险丝电路

    公开(公告)号:US20150325316A1

    公开(公告)日:2015-11-12

    申请号:US14595500

    申请日:2015-01-13

    Abstract: A repair circuit includes first and second fuse circuits, a determination circuit and an output circuit. The first fuse circuit includes a first fuse and is configured to generate a first master signal indicating whether the first fuse has been programmed. The second fuse circuit includes second fuses and is configured to generate a first address indicating whether each of the second fuses has been programmed. The determination circuit is configured to generate a detection signal based on the first master signal and the first address. The detection signal indicates whether a negative program operation has been performed on the second fuse circuit. The output circuit is configured to generate a second master signal based on the first master signal and the detection signal and generate a repair address corresponding to a defective input address based on the first address and the detection signal.

    Abstract translation: 修复电路包括第一和第二熔丝电路,确定电路和输出电路。 第一熔丝电路包括第一熔丝,并且被配置为产生指示第一熔丝是否已被编程的第一主信号。 第二熔丝电路包括第二保险丝,并且被配置为产生指示每个第二保险丝是否被编程的第一地址。 确定电路被配置为基于第一主信号和第一地址产生检测信号。 检测信号指示是否对第二熔丝电路执行了负编程操作。 输出电路被配置为基于第一主信号和检测信号产生第二主信号,并且基于第一地址和检测信号产生对应于有缺陷的输入地址的修复地址。

Patent Agency Ranking