-
公开(公告)号:US20240331765A1
公开(公告)日:2024-10-03
申请号:US18741051
申请日:2024-06-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ping-Wei Wang , Chia-Hao Pao , Choh Fei Yeap , Yu-Kuan Lin , Kian-Long Lim
IPC: G11C11/412 , G11C11/419 , H10B10/00
CPC classification number: G11C11/412 , G11C11/419 , H10B10/12
Abstract: Memory devices are provided. In an embodiment, a memory device includes a static random access memory (SRAM) array. The SRAM array includes a static random access memory (SRAM) array. The SRAM array includes a first subarray including a plurality of first SRAM cells and a second subarray including a plurality of second SRAM cells. Each n-type transistor in the plurality of first SRAM cells includes a first work function stack and each n-type transistor in the plurality of second SRAM cells includes a second work function stack different from the first work function stack.
-
公开(公告)号:US20220383943A1
公开(公告)日:2022-12-01
申请号:US17877049
申请日:2022-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ping-Wei Wang , Chia-Hao Pao , Choh Fei Yeap , Yu-Kuan Lin , Kian-Long Lim
IPC: G11C11/412 , H01L27/11 , G11C11/419
Abstract: Memory devices are provided. In an embodiment, a memory device includes a static random access memory (SRAM) array. The SRAM array includes a static random access memory (SRAM) array. The SRAM array includes a first subarray including a plurality of first SRAM cells and a second subarray including a plurality of second SRAM cells. Each n-type transistor in the plurality of first SRAM cells includes a first work function stack and each n-type transistor in the plurality of second SRAM cells includes a second work function stack different from the first work function stack.
-
3.
公开(公告)号:US20240379802A1
公开(公告)日:2024-11-14
申请号:US18783194
申请日:2024-07-24
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tsung-Lin Lee , Choh Fei Yeap , Da-Wen Lin , Chih Yeh
IPC: H01L29/423 , H01L21/8234 , H01L29/06 , H01L29/66 , H01L29/786
Abstract: A first gate-all-around (GAA) transistor is formed on the first fin structure; the first GAA transistor has a channel region within a first plurality of nanostructures. A second GAA transistor is formed on the second fin structure; the second GAA transistor has a second channel region configuration. The second GAA transistor has a channel region within a second plurality of nanostructures. The second plurality of nanostructures is less than the first plurality of nanostructures.
-
公开(公告)号:US12027202B2
公开(公告)日:2024-07-02
申请号:US17877049
申请日:2022-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ping-Wei Wang , Chia-Hao Pao , Choh Fei Yeap , Yu-Kuan Lin , Kian-Long Lim
IPC: G11C11/41 , G11C11/412 , G11C11/419 , H10B10/00
CPC classification number: G11C11/412 , G11C11/419 , H10B10/12
Abstract: Memory devices are provided. In an embodiment, a memory device includes a static random access memory (SRAM) array. The SRAM array includes a static random access memory (SRAM) array. The SRAM array includes a first subarray including a plurality of first SRAM cells and a second subarray including a plurality of second SRAM cells. Each n-type transistor in the plurality of first SRAM cells includes a first work function stack and each n-type transistor in the plurality of second SRAM cells includes a second work function stack different from the first work function stack.
-
公开(公告)号:US11475942B2
公开(公告)日:2022-10-18
申请号:US17154608
申请日:2021-01-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ping-Wei Wang , Chia-Hao Pao , Choh Fei Yeap , Yu-Kuan Lin , Kian-Long Lim
IPC: G11C11/412 , H01L27/11 , G11C11/419
Abstract: Memory devices are provided. In an embodiment, a memory device includes a static random access memory (SRAM) array. The SRAM array includes a static random access memory (SRAM) array. The SRAM array includes a first subarray including a plurality of first SRAM cells and a second subarray including a plurality of second SRAM cells. Each n-type transistor in the plurality of first SRAM cells includes a first work function stack and each n-type transistor in the plurality of second SRAM cells includes a second work function stack different from the first work function stack.
-
公开(公告)号:US20210398588A1
公开(公告)日:2021-12-23
申请号:US17154608
申请日:2021-01-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ping-Wei Wang , Chia-Hao Pao , Choh Fei Yeap , Yu-Kuan Lin , Kian-Long Lim
IPC: G11C11/412 , G11C11/419 , H01L27/11
Abstract: Memory devices are provided. In an embodiment, a memory device includes a static random access memory (SRAM) array. The SRAM array includes a static random access memory (SRAM) array. The SRAM array includes a first subarray including a plurality of first SRAM cells and a second subarray including a plurality of second SRAM cells. Each n-type transistor in the plurality of first SRAM cells includes a first work function stack and each n-type transistor in the plurality of second SRAM cells includes a second work function stack different from the first work function stack.
-
-
-
-
-