-
公开(公告)号:US20220157711A1
公开(公告)日:2022-05-19
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
2.
公开(公告)号:US20220157690A1
公开(公告)日:2022-05-19
申请号:US17097441
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Cherng-Shiaw Tsai , Ting-Ya Lo , Cheng-Chin Lee , Chi-Lin Teng , Kai-Fang Cheng , Hsin-Yen Huang , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/373 , H01L23/48 , H01L21/768
Abstract: In some embodiments, the present disclosure relates to an integrated chip that includes an electrical interconnect structure, a thermal interconnect structure, and a thermal passivation layer over a substrate. The electrical interconnect structure includes interconnect vias and interconnect wires embedded within interconnect dielectric layers. The thermal interconnect structure is arranged beside the electrical interconnect structure and includes thermal vias, thermal wires, and/or thermal layers. Further, the thermal interconnect structure is embedded within the interconnect dielectric layers. The thermal passivation layer is arranged over a topmost one of the interconnect dielectric layers. The thermal interconnect structure has a higher thermal conductivity than the interconnect dielectric layers.
-
公开(公告)号:US11538749B2
公开(公告)日:2022-12-27
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768 , H01L23/532
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
4.
公开(公告)号:US11658092B2
公开(公告)日:2023-05-23
申请号:US17097441
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Cherng-Shiaw Tsai , Ting-Ya Lo , Cheng-Chin Lee , Chi-Lin Teng , Kai-Fang Cheng , Hsin-Yen Huang , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/373 , H01L21/768 , H01L23/48 , H01L23/522 , H01L23/532 , H01L23/367
CPC classification number: H01L23/373 , H01L21/7682 , H01L21/76877 , H01L23/481 , H01L23/53295
Abstract: In some embodiments, the present disclosure relates to an integrated chip that includes an electrical interconnect structure, a thermal interconnect structure, and a thermal passivation layer over a substrate. The electrical interconnect structure includes interconnect vias and interconnect wires embedded within interconnect dielectric layers. The thermal interconnect structure is arranged beside the electrical interconnect structure and includes thermal vias, thermal wires, and/or thermal layers. Further, the thermal interconnect structure is embedded within the interconnect dielectric layers. The thermal passivation layer is arranged over a topmost one of the interconnect dielectric layers. The thermal interconnect structure has a higher thermal conductivity than the interconnect dielectric layers.
-
-
-