-
公开(公告)号:US20240258166A1
公开(公告)日:2024-08-01
申请号:US18608673
申请日:2024-03-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yen Huang , Shao-Kuan Lee , Cheng-Chin Lee , Hai-Ching Chen , Shau-Lin Shue
IPC: H01L21/768 , H01L23/522 , H01L23/532
CPC classification number: H01L21/76879 , H01L21/76802 , H01L21/76805 , H01L21/76807 , H01L21/76829 , H01L21/76832 , H01L21/76834 , H01L21/76849 , H01L21/76856 , H01L21/76897 , H01L23/5226 , H01L23/53295
Abstract: Examples of an integrated circuit with an interconnect structure and a method for forming the integrated circuit are provided herein. In some examples, the method includes receiving a workpiece that includes a substrate and an interconnect structure. The interconnect structure includes a first conductive feature disposed within a first inter-level dielectric layer. A blocking layer is selectively formed on the first conductive feature without forming the blocking layer on the first inter-level dielectric layer. An alignment feature is selectively formed on the first inter-level dielectric layer without forming the alignment feature on the blocking layer. The blocking layer is removed from the first conductive feature, and a second inter-level dielectric layer is formed on the alignment feature and on the first conductive feature. The second inter-level dielectric layer is patterned to define a recess for a second conductive feature, and the second conductive feature is formed within the recess.
-
公开(公告)号:US12009202B2
公开(公告)日:2024-06-11
申请号:US17379161
申请日:2021-07-19
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Yung-Hsu Wu , Cheng-Chin Lee , Hai-Ching Chen , Shau-Lin Shue
IPC: H01L23/48 , H01L21/02 , H01L21/768 , H01L23/522
CPC classification number: H01L21/02304 , H01L21/76802 , H01L21/76877 , H01L23/5222 , H01L23/5226
Abstract: A structure is provided that includes a first conductive component and a first interlayer dielectric (ILD) that surrounds the first conductive component. A self-assembly layer is formed on the first conductive component but not on the first ILD. A first dielectric layer is formed over the first ILD but not over the first conductive component. A second ILD is formed over the first conductive component and over the first ILD. An opening is etched in the second ILD. The opening is at least partially aligned with the first conductive component. The first dielectric layer protects portions of the first ILD located therebelow from being etched. The opening is filled with a conductive material to form a second conductive component in the opening.
-
公开(公告)号:US20220157711A1
公开(公告)日:2022-05-19
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
4.
公开(公告)号:US20220157690A1
公开(公告)日:2022-05-19
申请号:US17097441
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Cherng-Shiaw Tsai , Ting-Ya Lo , Cheng-Chin Lee , Chi-Lin Teng , Kai-Fang Cheng , Hsin-Yen Huang , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/373 , H01L23/48 , H01L21/768
Abstract: In some embodiments, the present disclosure relates to an integrated chip that includes an electrical interconnect structure, a thermal interconnect structure, and a thermal passivation layer over a substrate. The electrical interconnect structure includes interconnect vias and interconnect wires embedded within interconnect dielectric layers. The thermal interconnect structure is arranged beside the electrical interconnect structure and includes thermal vias, thermal wires, and/or thermal layers. Further, the thermal interconnect structure is embedded within the interconnect dielectric layers. The thermal passivation layer is arranged over a topmost one of the interconnect dielectric layers. The thermal interconnect structure has a higher thermal conductivity than the interconnect dielectric layers.
-
公开(公告)号:US20210358803A1
公开(公告)日:2021-11-18
申请号:US16876465
申请日:2020-05-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hai-Ching Chen , Hsin-Yen Huang , Shau-Lin Shue , Cheng-Chin Lee
IPC: H01L21/768 , H01L23/535 , H01L23/532
Abstract: In some embodiments, the present disclosure relates to an integrated chip. The integrated chip may comprise a first metal line disposed over a substrate. A via may be disposed directly over a top of the first metal line and the via may comprise a first lower surface and a second lower surface above the first lower surface. A first dielectric structure may be disposed laterally adjacent to the first metal line and may be disposed along a sidewall of the first metal line. A first protective etch-stop structure may be disposed directly over a top of the first dielectric structure and the first protective etch-stop structure may vertically separate the second lower surface of the via from the top of the first dielectric structure.
-
公开(公告)号:US11069526B2
公开(公告)日:2021-07-20
申请号:US16171436
申请日:2018-10-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Yung-Hsu Wu , Cheng-Chin Lee , Hai-Ching Chen , Shau-Lin Shue
IPC: H01L23/48 , H01L21/02 , H01L21/768 , H01L23/522
Abstract: A structure is provided that includes a first conductive component and a first interlayer dielectric (ILD) that surrounds the first conductive component. A self-assembly layer is formed on the first conductive component but not on the first ILD. A first dielectric layer is formed over the first ILD but not over the first conductive component. A second ILD is formed over the first conductive component and over the first ILD. An opening is etched in the second ILD. The opening is at least partially aligned with the first conductive component. The first dielectric layer protects portions of the first ILD located therebelow from being etched. The opening is filled with a conductive material to form a second conductive component in the opening.
-
公开(公告)号:US20210193505A1
公开(公告)日:2021-06-24
申请号:US16876432
申请日:2020-05-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yen Huang , Chi-Lin Teng , Hai-Ching Chen , Shau-Lin Shue , Shao-Kuan Lee , Cheng-Chin Lee , Ting-Ya Lo
IPC: H01L21/768 , H01L23/532
Abstract: Some embodiments relate to a semiconductor structure including a first inter-level dielectric (ILD) structure overlying a substrate. A conductive contact directly overlies the substrate and is disposed within the first ILD structure. A conductive wire directly overlies the conductive contact. A conductive capping layer overlies the conductive wire such that the conductive capping layer continuously extends along an upper surface of the conductive wire. A second ILD structure overlies the conductive capping layer. The second ILD structure is disposed along opposing sides of the conductive wire. A pair of air-gaps are disposed within the second ILD structure. The conductive wire is spaced laterally between the pair of air-gaps. A dielectric capping layer is disposed along an upper surface of the conductive capping layer. The dielectric capping layer is spaced laterally between the pair of air-gaps and is laterally offset from an upper surface of the first ILD structure.
-
公开(公告)号:US20230369114A1
公开(公告)日:2023-11-16
申请号:US18359070
申请日:2023-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yen Huang , Shao-Kuan Lee , Cheng-Chin Lee , Hsiang-Wei Liu , Tai-I Yang , Chia-Tien Wu , Hai-Ching Chen , Shau-Lin Shue
IPC: H01L21/768 , H01L29/45 , H01L23/528
CPC classification number: H01L21/76885 , H01L21/76834 , H01L21/76829 , H01L21/76886 , H01L29/45 , H01L21/76837 , H01L21/7684 , H01L23/528
Abstract: Integrated circuit devices and methods of forming the same are provided. A method according to the present disclosure includes providing a workpiece including a first metal feature in a dielectric layer and a capping layer over the first metal feature, selectively depositing a blocking layer over the capping layer, depositing an etch stop layer (ESL) over the workpiece, removing the blocking layer, and depositing a second metal feature over the workpiece such that the first metal feature is electrically coupled to the second metal feature. The blocking layer prevents the ESL from being deposited over the capping layer.
-
公开(公告)号:US11538749B2
公开(公告)日:2022-12-27
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768 , H01L23/532
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
公开(公告)号:US11355390B2
公开(公告)日:2022-06-07
申请号:US16876465
申请日:2020-05-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hai-Ching Chen , Hsin-Yen Huang , Shau-Lin Shue , Cheng-Chin Lee
IPC: H01L21/768 , H01L23/535 , H01L23/532
Abstract: In some embodiments, the present disclosure relates to an integrated chip. The integrated chip may comprise a first metal line disposed over a substrate. A via may be disposed directly over a top of the first metal line and the via may comprise a first lower surface and a second lower surface above the first lower surface. A first dielectric structure may be disposed laterally adjacent to the first metal line and may be disposed along a sidewall of the first metal line. A first protective etch-stop structure may be disposed directly over a top of the first dielectric structure and the first protective etch-stop structure may vertically separate the second lower surface of the via from the top of the first dielectric structure.
-
-
-
-
-
-
-
-
-