-
公开(公告)号:US11538749B2
公开(公告)日:2022-12-27
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768 , H01L23/532
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
公开(公告)号:US20210193566A1
公开(公告)日:2021-06-24
申请号:US16885378
申请日:2020-05-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ting-Ya Lo , Chi-Lin Teng , Hai-Ching Chen , Hsin-Yen Huang , Shau-Lin Shue , Shao-Kuan Lee , Cheng-Chin Lee
IPC: H01L23/522 , H01L23/538 , H01L21/768
Abstract: Some embodiments relate to a semiconductor structure including an inter-level dielectric (ILD) layer overlying a substrate. A conductive via is disposed within the ILD layer. A plurality of conductive wires overlie the ILD layer. The plurality of conductive wires includes a first conductive wire laterally offset a second conductive wire. A dielectric structure is disposed laterally between the first and second conductive wires. The dielectric structure includes a first dielectric liner, a dielectric layer, and an air-gap. The air-gap is disposed between an upper surface of the first dielectric liner and a lower surface of the dielectric layer. A dielectric capping layer is disposed along an upper surface of the dielectric structure. The dielectric capping layer continuously extends between opposing sidewalls of the dielectric structure and is laterally offset from the plurality of conductive wires.
-
3.
公开(公告)号:US11658092B2
公开(公告)日:2023-05-23
申请号:US17097441
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Cherng-Shiaw Tsai , Ting-Ya Lo , Cheng-Chin Lee , Chi-Lin Teng , Kai-Fang Cheng , Hsin-Yen Huang , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/373 , H01L21/768 , H01L23/48 , H01L23/522 , H01L23/532 , H01L23/367
CPC classification number: H01L23/373 , H01L21/7682 , H01L21/76877 , H01L23/481 , H01L23/53295
Abstract: In some embodiments, the present disclosure relates to an integrated chip that includes an electrical interconnect structure, a thermal interconnect structure, and a thermal passivation layer over a substrate. The electrical interconnect structure includes interconnect vias and interconnect wires embedded within interconnect dielectric layers. The thermal interconnect structure is arranged beside the electrical interconnect structure and includes thermal vias, thermal wires, and/or thermal layers. Further, the thermal interconnect structure is embedded within the interconnect dielectric layers. The thermal passivation layer is arranged over a topmost one of the interconnect dielectric layers. The thermal interconnect structure has a higher thermal conductivity than the interconnect dielectric layers.
-
公开(公告)号:US11302798B2
公开(公告)日:2022-04-12
申请号:US16888138
申请日:2020-05-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Lin-Yu Huang , Chia-Hao Chang , Yu-Ming Lin , Ting-Ya Lo , Chi-Lin Teng , Hsin-Yen Huang , Hai-Ching Chen
IPC: H01L29/66 , H01L29/49 , H01L29/78 , H01L21/8234
Abstract: A method includes providing a structure having a gate stack; first gate spacers; a second gate spacer over one of the first gate spacers and having an upper portion over a lower portion; a dummy spacer; an etch stop layer; and a dummy cap. The method further includes removing the dummy cap, resulting in a first void above the gate stack and between the first gate spacers; removing the dummy spacer, resulting in a second void above the lower portion and between the etch stop layer and the upper portion; depositing a layer of a decomposable material into the first and the second voids; depositing a seal layer over the etch stop layer, the first and the second gate spacers, and the layer of the decomposable material; and removing the layer of the decomposable material, thereby reclaiming at least portions of the first and the second voids.
-
公开(公告)号:US11355430B2
公开(公告)日:2022-06-07
申请号:US16885378
申请日:2020-05-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ting-Ya Lo , Chi-Lin Teng , Hai-Ching Chen , Hsin-Yen Huang , Shau-Lin Shue , Shao-Kuan Lee , Cheng-Chin Lee
IPC: H01L23/522 , H01L23/538 , H01L21/768
Abstract: Some embodiments relate to a semiconductor structure including an inter-level dielectric (ILD) layer overlying a substrate. A conductive via is disposed within the ILD layer. A plurality of conductive wires overlie the ILD layer. The plurality of conductive wires includes a first conductive wire laterally offset a second conductive wire. A dielectric structure is disposed laterally between the first and second conductive wires. The dielectric structure includes a first dielectric liner, a dielectric layer, and an air-gap. The air-gap is disposed between an upper surface of the first dielectric liner and a lower surface of the dielectric layer. A dielectric capping layer is disposed along an upper surface of the dielectric structure. The dielectric capping layer continuously extends between opposing sidewalls of the dielectric structure and is laterally offset from the plurality of conductive wires.
-
公开(公告)号:US11322395B2
公开(公告)日:2022-05-03
申请号:US16876432
申请日:2020-05-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yen Huang , Chi-Lin Teng , Hai-Ching Chen , Shau-Lin Shue , Shao-Kuan Lee , Cheng-Chin Lee , Ting-Ya Lo
IPC: H01L21/768 , H01L23/532 , H01L23/528
Abstract: Some embodiments relate to a semiconductor structure including a first inter-level dielectric (ILD) structure overlying a substrate. A conductive contact directly overlies the substrate and is disposed within the first ILD structure. A conductive wire directly overlies the conductive contact. A conductive capping layer overlies the conductive wire such that the conductive capping layer continuously extends along an upper surface of the conductive wire. A second ILD structure overlies the conductive capping layer. The second ILD structure is disposed along opposing sides of the conductive wire. A pair of air-gaps are disposed within the second ILD structure. The conductive wire is spaced laterally between the pair of air-gaps. A dielectric capping layer is disposed along an upper surface of the conductive capping layer. The dielectric capping layer is spaced laterally between the pair of air-gaps and is laterally offset from an upper surface of the first ILD structure.
-
公开(公告)号:US20240347625A1
公开(公告)日:2024-10-17
申请号:US18752172
申请日:2024-06-24
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Lin-Yu Huang , Chia-Hao Chang , Yu-Ming Lin , Ting-Ya Lo , Chi-Lin Teng , Hsin-Yen Huang , Hai-Ching Chen
IPC: H01L29/66 , H01L21/8234 , H01L29/49 , H01L29/78
CPC classification number: H01L29/6656 , H01L21/823468 , H01L29/4991 , H01L29/6653 , H01L29/66795 , H01L29/785
Abstract: A semiconductor structure includes a substrate, a semiconductor layer, a gate stack, two first gate spacers over two opposing sidewalls of the gate stack and extending above the gate stack; a second gate spacer over a sidewall of one of the first gate spacers and having an upper portion over a lower portion; an etch stop layer adjacent to the lower portion and spaced away from the upper portion; and a seal layer over the gate stack, the two first gate spacers and the second gate spacer, resulting in a first void and a second void below the first seal layer. The first void is above the lower portion of the second gate spacer and laterally between the etch stop layer and the upper portion of the second gate spacer. The second void is above the gate stack and laterally between the two first gate spacers.
-
公开(公告)号:US12027606B2
公开(公告)日:2024-07-02
申请号:US17717684
申请日:2022-04-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Lin-Yu Huang , Chia-Hao Chang , Yu-Ming Lin , Ting-Ya Lo , Chi-Lin Teng , Hsin-Yen Huang , Hai-Ching Chen
IPC: H01L29/66 , H01L21/8234 , H01L29/49 , H01L29/78
CPC classification number: H01L29/6656 , H01L21/823468 , H01L29/4991 , H01L29/6653 , H01L29/66795 , H01L29/785
Abstract: A semiconductor structure includes a substrate, a semiconductor layer, a gate stack, two first gate spacers over two opposing sidewalls of the gate stack and extending above the gate stack; a second gate spacer over a sidewall of one of the first gate spacers and having an upper portion over a lower portion; an etch stop layer adjacent to the lower portion and spaced away from the upper portion; and a seal layer over the gate stack, the two first gate spacers and the second gate spacer, resulting in a first void and a second void below the first seal layer. The first void is above the lower portion of the second gate spacer and laterally between the etch stop layer and the upper portion of the second gate spacer. The second void is above the gate stack and laterally between the two first gate spacers.
-
公开(公告)号:US20220238693A1
公开(公告)日:2022-07-28
申请号:US17717684
申请日:2022-04-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Lin-Yu Huang , Chia-Hao Chang , Yu-Ming Lin , Ting-Ya Lo , Chi-Lin Teng , Hsin-Yen Huang , Hai-Ching Chen
IPC: H01L29/66 , H01L29/49 , H01L29/78 , H01L21/8234
Abstract: A semiconductor structure includes a substrate, a semiconductor layer, a gate stack, two first gate spacers over two opposing sidewalls of the gate stack and extending above the gate stack; a second gate spacer over a sidewall of one of the first gate spacers and having an upper portion over a lower portion; an etch stop layer adjacent to the lower portion and spaced away from the upper portion; and a seal layer over the gate stack, the two first gate spacers and the second gate spacer, resulting in a first void and a second void below the first seal layer. The first void is above the lower portion of the second gate spacer and laterally between the etch stop layer and the upper portion of the second gate spacer. The second void is above the gate stack and laterally between the two first gate spacers.
-
公开(公告)号:US20220157711A1
公开(公告)日:2022-05-19
申请号:US17097505
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Kuan Lee , Hsin-Yen Huang , Cheng-Chin Lee , Kuang-Wei Yang , Ting-Ya Lo , Chi-Lin Teng , Hsiao-Kang Chang , Shau-Lin Shue
IPC: H01L23/522 , H01L21/768
Abstract: The present disclosure relates an integrated chip. The integrated chip may include a first interconnect and a second interconnect disposed within a first inter-level dielectric (ILD) layer over a substrate. A lower etch stop structure is disposed on the first ILD layer and a third interconnect is disposed within a second ILD layer that is over the first ILD layer. The third interconnect extends through the lower etch stop structure to contact the first interconnect. An interconnect patterning layer is disposed on the second interconnect and laterally adjacent to the lower etch stop structure.
-
-
-
-
-
-
-
-
-