-
1.
公开(公告)号:US08420473B2
公开(公告)日:2013-04-16
申请号:US12960586
申请日:2010-12-06
IPC分类号: H01L21/8238 , H01L29/76 , H01L29/94 , H01L31/062 , H01L31/113 , H01L31/119
CPC分类号: H01L21/823842 , H01L29/165 , H01L29/4966 , H01L29/51 , H01L29/66545 , H01L29/66606 , H01L29/7848
摘要: A method of simultaneously fabricating n-type and p type field effect transistors can include forming a first replacement gate having a first gate metal layer adjacent a gate dielectric layer in a first opening in a dielectric region overlying a first active semiconductor region. A second replacement gate including a second gate metal layer can be formed adjacent a gate dielectric layer in a second opening in a dielectric region overlying a second active semiconductor region. At least portions of the first and second gate metal layers can be stacked in a direction of their thicknesses and separated from each other by at least a barrier metal layer. The NFET resulting from the method can include the first active semiconductor region, the source/drain regions therein and the first replacement gate, and the PFET resulting from the method can include the second active semiconductor region, source/drain regions therein and the second replacement gate.
摘要翻译: 同时制造n型和p型场效应晶体管的方法可以包括在覆盖第一有源半导体区域的电介质区域中的第一开口中形成具有与栅极电介质层相邻的第一栅极金属层的第一替代栅极。 包括第二栅极金属层的第二替代栅极可以在覆盖在第二有源半导体区域上的电介质区域中的第二开口中邻近栅极电介质层形成。 第一和第二栅极金属层的至少一部分可以沿其厚度的方向堆叠并且通过至少阻挡金属层彼此分离。 由该方法产生的NFET可以包括第一有源半导体区域,其中的源极/漏极区域和第一替换栅极,并且由该方法产生的PFET可以包括第二有源半导体区域,其中的源/漏区域和第二替换 门。
-
2.
公开(公告)号:US20100187610A1
公开(公告)日:2010-07-29
申请号:US12359520
申请日:2009-01-26
申请人: Unoh Kwon , Siddarth A. Krishnan , Takashi Ando , Michael P. Chudzik , Martin M. Frank , William K. Henson , Rashmi Jha , Yue Liang , Vijay Narayanan , Ravikumar Ramachandran , Keith Kwong Hon Wong
发明人: Unoh Kwon , Siddarth A. Krishnan , Takashi Ando , Michael P. Chudzik , Martin M. Frank , William K. Henson , Rashmi Jha , Yue Liang , Vijay Narayanan , Ravikumar Ramachandran , Keith Kwong Hon Wong
IPC分类号: H01L29/78 , H01L21/3205
CPC分类号: H01L21/823842 , H01L21/28088 , H01L21/823807 , H01L21/823857 , H01L29/1054 , H01L29/4966 , H01L29/517
摘要: A semiconductor device includes: a semiconductor substrate; a PFET formed on the substrate, the PFET includes a SiGe layer disposed on the substrate, a high-K dielectric layer disposed on the SiGe layer, a first metallic layer disposed on the high-k dielectric layer, a first intermediate layer disposed on the first metallic layer, a second metallic layer disposed on the first intermediate layer, a second intermediate layer disposed on the second metallic layer, and a third metallic layer disposed on the second intermediate layer; an NFET formed on the substrate, the NFET includes the high-k dielectric layer, the high-k dielectric layer being disposed on the substrate, the second intermediate layer, the second intermediate layer being disposed on the high-k dielectric layer, and the third metallic layer, the third metallic layer being disposed on the second intermediate layer. Alternatively, the first metallic layer is omitted. A method to fabricate the device includes providing SiO2 and alpha-silicon layers or a dBARC layer.
摘要翻译: 半导体器件包括:半导体衬底; 形成在衬底上的PFET,PFET包括设置在衬底上的SiGe层,设置在SiGe层上的高K电介质层,设置在高k电介质层上的第一金属层,设置在第一中间层上的第一中间层 第一金属层,设置在第一中间层上的第二金属层,设置在第二金属层上的第二中间层和设置在第二中间层上的第三金属层; 形成在衬底上的NFET,NFET包括高k电介质层,高k电介质层设置在衬底上,第二中间层,第二中间层设置在高k电介质层上,并且 第三金属层,第三金属层设置在第二中间层上。 或者,省略第一金属层。 制造该器件的方法包括提供SiO 2和α-硅层或dBARC层。
-
3.
公开(公告)号:US20120139053A1
公开(公告)日:2012-06-07
申请号:US12960586
申请日:2010-12-06
IPC分类号: H01L27/092 , H01L21/8238
CPC分类号: H01L21/823842 , H01L29/165 , H01L29/4966 , H01L29/51 , H01L29/66545 , H01L29/66606 , H01L29/7848
摘要: A method of simultaneously fabricating n-type and p type field effect transistors can include forming a first replacement gate having a first gate metal layer adjacent a gate dielectric layer in a first opening in a dielectric region overlying a first active semiconductor region. A second replacement gate including a second gate metal layer can be formed adjacent a gate dielectric layer in a second opening in a dielectric region overlying a second active semiconductor region. At least portions of the first and second gate metal layers can be stacked in a direction of their thicknesses and separated from each other by at least a barrier metal layer. The NFET resulting from the method can include the first active semiconductor region, the source/drain regions therein and the first replacement gate, and the PFET resulting from the method can include the second active semiconductor region, source/drain regions therein and the second replacement gate.
摘要翻译: 同时制造n型和p型场效应晶体管的方法可以包括在覆盖第一有源半导体区域的电介质区域中的第一开口中形成具有与栅极电介质层相邻的第一栅极金属层的第一替代栅极。 包括第二栅极金属层的第二替代栅极可以在覆盖在第二有源半导体区域上的电介质区域中的第二开口中邻近栅极电介质层形成。 第一和第二栅极金属层的至少一部分可以沿其厚度的方向堆叠并且通过至少阻挡金属层彼此分离。 由该方法产生的NFET可以包括第一有源半导体区域,其中的源极/漏极区域和第一替换栅极,并且由该方法产生的PFET可以包括第二有源半导体区域,其中的源/漏区域和第二替换 门。
-
4.
公开(公告)号:US07838908B2
公开(公告)日:2010-11-23
申请号:US12359520
申请日:2009-01-26
申请人: Unoh Kwon , Siddarth A. Krishnan , Takashi Ando , Michael P. Chudzik , Martin M. Frank , William K. Henson , Rashmi Jha , Yue Liang , Vijay Narayanan , Ravikumar Ramachandran , Keith Kwong Hon Wong
发明人: Unoh Kwon , Siddarth A. Krishnan , Takashi Ando , Michael P. Chudzik , Martin M. Frank , William K. Henson , Rashmi Jha , Yue Liang , Vijay Narayanan , Ravikumar Ramachandran , Keith Kwong Hon Wong
IPC分类号: H01L27/10
CPC分类号: H01L21/823842 , H01L21/28088 , H01L21/823807 , H01L21/823857 , H01L29/1054 , H01L29/4966 , H01L29/517
摘要: A semiconductor device includes: a semiconductor substrate; a PFET formed on the substrate, the PFET includes a SiGe layer disposed on the substrate, a high-K dielectric layer disposed on the SiGe layer, a first metallic layer disposed on the high-k dielectric layer, a first intermediate layer disposed on the first metallic layer, a second metallic layer disposed on the first intermediate layer, a second intermediate layer disposed on the second metallic layer, and a third metallic layer disposed on the second intermediate layer; an NFET formed on the substrate, the NFET includes the high-k dielectric layer, the high-k dielectric layer being disposed on the substrate, the second intermediate layer, the second intermediate layer being disposed on the high-k dielectric layer, and the third metallic layer, the third metallic layer being disposed on the second intermediate layer. Alternatively, the first metallic layer is omitted. A method to fabricate the device includes providing SiO2 and alpha-silicon layers or a dBARC layer.
摘要翻译: 半导体器件包括:半导体衬底; 形成在衬底上的PFET,PFET包括设置在衬底上的SiGe层,设置在SiGe层上的高K电介质层,设置在高k电介质层上的第一金属层,设置在第一中间层上的第一中间层 第一金属层,设置在第一中间层上的第二金属层,设置在第二金属层上的第二中间层和设置在第二中间层上的第三金属层; 形成在衬底上的NFET,NFET包括高k电介质层,高k电介质层设置在衬底上,第二中间层,第二中间层设置在高k电介质层上,并且 第三金属层,第三金属层设置在第二中间层上。 或者,省略第一金属层。 制造该器件的方法包括提供SiO 2和α-硅层或dBARC层。
-
公开(公告)号:US08183642B2
公开(公告)日:2012-05-22
申请号:US13019949
申请日:2011-02-02
申请人: Dae-Gyu Park , Michael P Chudzik , Rashmi Jha , Siddarth A Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
发明人: Dae-Gyu Park , Michael P Chudzik , Rashmi Jha , Siddarth A Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
IPC分类号: H01L21/8238
CPC分类号: H01L21/823857 , H01L21/823842 , H01L29/785
摘要: CMOS circuit structures are disclosed with the PFET and NFET devices having high-k dielectric layers consisting of the same gate insulator material, and metal gate layers consisting of the same gate metal material. The PFET device has a “p” interface control layer which is capable of shifting the effective-workfunction of the gate in the p-direction. In a representative embodiment of the invention the “p” interface control layer is aluminum oxide. The NFET device may have an “n” interface control layer. The materials of the “p” and “n” interface control layers are differing materials. The “p” and “n” interface control layers are positioned to the opposite sides of their corresponding high-k dielectric layers. Methods for fabricating the CMOS circuit structures with the oppositely positioned “p” and “n” interface control layers are also disclosed.
摘要翻译: 公开了CMOS电路结构,其中PFET和NFET器件具有由相同的栅极绝缘体材料构成的高k电介质层以及由相同栅极金属材料组成的金属栅极层。 PFET器件具有能够沿p方向移动栅极的有效功能的“p”接口控制层。 在本发明的代表性实施例中,“p”界面控制层是氧化铝。 NFET器件可以具有“n”个界面控制层。 “p”和“n”界面控制层的材料是不同的材料。 “p”和“n”界面控制层位于其相应的高k电介质层的相对侧。 还公开了制造具有相对定位的“p”和“n”界面控制层的CMOS电路结构的方法。
-
公开(公告)号:US20090212369A1
公开(公告)日:2009-08-27
申请号:US12037158
申请日:2008-02-26
申请人: Dae-Gyu Park , Michael P. Chudzik , Rashmi Jha , Siddarth A. Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
发明人: Dae-Gyu Park , Michael P. Chudzik , Rashmi Jha , Siddarth A. Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
IPC分类号: H01L21/8238
CPC分类号: H01L21/823857 , H01L21/823842 , H01L29/785
摘要: CMOS circuit structures are disclosed with the PFET and NFET devices having high-k dielectric layers consisting of the same gate insulator material, and metal gate layers consisting of the same gate metal material. The PFET device has a “p” interface control layer which is capable of shifting the effective-workfunction of the gate in the p-direction. In a representative embodiment of the invention the “p” interface control layer is aluminum oxide. The NFET device may have an “n” interface control layer. The materials of the “p” and “n” interface control layers are differing materials. The “p” and “n” interface control layers are positioned to the opposite sides of their corresponding high-k dielectric layers. Methods for fabricating the CMOS circuit structures with the oppositely positioned “p” and “n” interface control layers are also disclosed.
摘要翻译: 公开了CMOS电路结构,其中PFET和NFET器件具有由相同的栅极绝缘体材料构成的高k电介质层以及由相同栅极金属材料组成的金属栅极层。 PFET器件具有能够沿p方向移动栅极的有效功能的“p”接口控制层。 在本发明的代表性实施例中,“p”界面控制层是氧化铝。 NFET器件可以具有“n”个界面控制层。 “p”和“n”界面控制层的材料是不同的材料。 “p”和“n”界面控制层位于其相应的高k电介质层的相对侧。 还公开了制造具有相对定位的“p”和“n”界面控制层的CMOS电路结构的方法。
-
公开(公告)号:US20110121401A1
公开(公告)日:2011-05-26
申请号:US13019949
申请日:2011-02-02
申请人: Dae-Gyu Park , Michael P. Chudzik , Rashmi Jha , Siddarth A. Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
发明人: Dae-Gyu Park , Michael P. Chudzik , Rashmi Jha , Siddarth A. Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
IPC分类号: H01L27/092
CPC分类号: H01L21/823857 , H01L21/823842 , H01L29/785
摘要: CMOS circuit structures are disclosed with the PFET and NFET devices having high-k dielectric layers consisting of the same gate insulator material, and metal gate layers consisting of the same gate metal material. The PFET device has a “p” interface control layer which is capable of shifting the effective-workfunction of the gate in the p-direction. In a representative embodiment of the invention the “p” interface control layer is aluminum oxide. The NFET device may have an “n” interface control layer. The materials of the “p” and “n” interface control layers are differing materials. The “p” and “n” interface control layers are positioned to the opposite sides of their corresponding high-k dielectric layers. Methods for fabricating the CMOS circuit structures with the oppositely positioned “p” and “n” interface control layers are also disclosed.
摘要翻译: 公开了CMOS电路结构,其中PFET和NFET器件具有由相同的栅极绝缘体材料构成的高k电介质层以及由相同栅极金属材料组成的金属栅极层。 PFET器件具有能够沿p方向移动栅极的有效功能的“p”接口控制层。 在本发明的代表性实施例中,“p”界面控制层是氧化铝。 NFET器件可以具有“n”个界面控制层。 “p”和“n”界面控制层的材料是不同的材料。 “p”和“n”界面控制层位于其相应的高k电介质层的相对侧。 还公开了制造具有相对定位的“p”和“n”界面控制层的CMOS电路结构的方法。
-
公开(公告)号:US07947549B2
公开(公告)日:2011-05-24
申请号:US12037158
申请日:2008-02-26
申请人: Dae-Gyu Park , Michael P Chudzik , Rashmi Jha , Siddarth A Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
发明人: Dae-Gyu Park , Michael P Chudzik , Rashmi Jha , Siddarth A Krishnan , Naim Moumen , Vijay Narayanan , Vamsi Paruchuri
IPC分类号: H01L21/8238
CPC分类号: H01L21/823857 , H01L21/823842 , H01L29/785
摘要: CMOS circuit structures are disclosed with the PFET and NFET devices having high-k dielectric layers consisting of the same gate insulator material, and metal gate layers consisting of the same gate metal material. The PFET device has a “p” interface control layer which is capable of shifting the effective-workfunction of the gate in the p-direction. In a representative embodiment of the invention the “p” interface control layer is aluminum oxide. The NFET device may have an “n” interface control layer. The materials of the “p” and “n” interface control layers are differing materials. The “p” and “n” interface control layers are positioned to the opposite sides of their corresponding high-k dielectric layers. Methods for fabricating the CMOS circuit structures with the oppositely positioned “p” and “n” interface control layers are also disclosed.
摘要翻译: 公开了CMOS电路结构,其中PFET和NFET器件具有由相同的栅极绝缘体材料构成的高k电介质层以及由相同栅极金属材料组成的金属栅极层。 PFET器件具有能够沿p方向移动栅极的有效功能的“p”接口控制层。 在本发明的代表性实施例中,“p”界面控制层是氧化铝。 NFET器件可以具有“n”个界面控制层。 “p”和“n”界面控制层的材料是不同的材料。 “p”和“n”界面控制层位于其相应的高k电介质层的相对侧。 还公开了制造具有相对定位的“p”和“n”界面控制层的CMOS电路结构的方法。
-
9.
公开(公告)号:US08716813B2
公开(公告)日:2014-05-06
申请号:US13556333
申请日:2012-07-24
申请人: Takashi Ando , Changhwan Choi , Unoh Kwon , Vijay Narayanan
发明人: Takashi Ando , Changhwan Choi , Unoh Kwon , Vijay Narayanan
IPC分类号: H01L29/78
CPC分类号: H01L21/823842 , H01L21/02164 , H01L21/02697 , H01L21/28229 , H01L21/823857 , H01L29/517 , H01L29/518
摘要: A field effect transistor device includes a first gate stack portion including a dielectric layer disposed on a substrate, a first TiN layer disposed on the dielectric layer, a metallic layer disposed on the dielectric layer, and a second TiN layer disposed on the metallic layer, a first source region disposed adjacent to the first gate stack portion, and a first drain region disposed adjacent to the first gate stack portion.
摘要翻译: 场效应晶体管器件包括:第一栅堆叠部分,包括设置在衬底上的电介质层,设置在电介质层上的第一TiN层,设置在电介质层上的金属层和设置在金属层上的第二TiN层, 与第一栅叠层部相邻设置的第一源极区域和与第一栅极堆叠部分相邻设置的第一漏极区域。
-
10.
公开(公告)号:US08716118B2
公开(公告)日:2014-05-06
申请号:US13345295
申请日:2012-01-06
申请人: Takashi Ando , Eduard A. Cartier , Unoh Kwon , Vijay Narayanan
发明人: Takashi Ando , Eduard A. Cartier , Unoh Kwon , Vijay Narayanan
IPC分类号: H01L21/3205
CPC分类号: H01L21/823842 , H01L21/28088 , H01L21/28185 , H01L27/1203 , H01L29/4908 , H01L29/4966 , H01L29/51 , H01L29/518 , H01L29/66545
摘要: A transistor includes a semiconductor layer and a gate structure located on the semiconductor layer. The gate structure includes a first dielectric layer. The first dielectric layer includes a doped region and an undoped region below the doped region. A second dielectric layer is located on the first dielectric layer, and a first metal nitride layer is located on the second dielectric layer. The doped region of the first dielectric layer comprises dopants from the second dielectric layer. Source and drain regions in the semiconductor layer are located on opposite sides of the gate structure.
摘要翻译: 晶体管包括位于半导体层上的半导体层和栅极结构。 栅极结构包括第一介电层。 第一介电层包括掺杂区域和掺杂区域下面的未掺杂区域。 第二电介质层位于第一电介质层上,第一金属氮化物层位于第二电介质层上。 第一介电层的掺杂区域包括来自第二介电层的掺杂剂。 半导体层中的源极和漏极区位于栅极结构的相对侧上。
-
-
-
-
-
-
-
-
-