-
公开(公告)号:US20190221655A1
公开(公告)日:2019-07-18
申请号:US15869087
申请日:2018-01-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Yu-Chien Sung
IPC: H01L29/66 , H01L21/3213 , H01L21/033 , H01L29/78 , H01L27/088 , H01L29/06
CPC classification number: H01L29/66636 , H01L21/033 , H01L21/32139 , H01L27/0886 , H01L29/0653 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/66818 , H01L29/7848
Abstract: A method for fabricating a semiconductor device is disclosed. A fin is formed on a substrate. The fin protrudes from a trench isolation layer on a substrate. The fin comprises a source region, a drain region and a channel region therebetween. A dummy gate strides across the fin and surrounding the channel region. An upper portion of the fin is removed so as to form a hollow channel underneath the dummy gate. A replacement channel layer is in-situ epitaxially grown in the hollow channel.
-
2.
公开(公告)号:US09680022B1
公开(公告)日:2017-06-13
申请号:US15207916
申请日:2016-07-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tien-Chen Chan , Yi-Fan Li , Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Ming-Hua Chang , Yu-Shu Lin , Shu-Yen Chan
IPC: H01L27/088 , H01L29/78 , H01L29/06 , H01L21/02 , H01L29/66 , H01L29/08 , H01L29/161
CPC classification number: H01L29/66795 , H01L21/02532 , H01L21/0262 , H01L29/1054 , H01L29/66636 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device is provided, including a substrate with an isolation layer formed thereon, wherein the substrate has a fin protruding up through the isolation layer to form a top surface and a pair of lateral sidewalls of the fin above the isolation layer; a silicon-germanium (SiGe) layer epitaxially grown on the top surface and the lateral sidewalls of the fin; and a gate stack formed on the isolation layer and across the fin, wherein the fin and the gate stack respectively extend along a first direction and a second direction. The SiGe layer formed on the top surface has a first thickness, the SiGe layer formed on said lateral sidewall has a second thickness, and a ratio of the first thickness to the second thickness is in a range of 1:10 to 1:30.
-
公开(公告)号:US20220157814A1
公开(公告)日:2022-05-19
申请号:US17131584
申请日:2020-12-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shi-You Liu , Ming-Shiou Hsieh , Zih-Hsuan Huang , Tsai-Yu Wen , Yu-Ren Wang
IPC: H01L27/092 , H01L21/8238
Abstract: A semiconductor device includes a substrate having a P-type device region and an N-type device region, wherein the P-type device region includes germanium dopants. A first gate oxide layer is formed on the P-type device region and a second gate oxide layer is formed on the N-type device region. The first gate oxide layer and the second gate oxide layer are formed through a same oxidation process. The first gate oxide layer includes nitrogen dopants and the second gate oxide layer does not include the nitrogen dopants.
-
4.
公开(公告)号:US09899498B2
公开(公告)日:2018-02-20
申请号:US15590510
申请日:2017-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tien-Chen Chan , Yi-Fan Li , Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Ming-Hua Chang , Yu-Shu Lin , Shu-Yen Chan
IPC: H01L21/336 , H01L29/66 , H01L21/02
CPC classification number: H01L29/66795 , H01L21/02532 , H01L21/0262 , H01L29/1054 , H01L29/66636 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device is provided, including a substrate with an isolation layer formed thereon, wherein the substrate has a fin protruding up through the isolation layer to form a top surface and a pair of lateral sidewalls of the fin above the isolation layer; a silicon-germanium (SiGe) layer epitaxially grown on the top surface and the lateral sidewalls of the fin; and a gate stack formed on the isolation layer and across the fin, wherein the fin and the gate stack respectively extend along a first direction and a second direction. The SiGe layer formed on the top surface has a first thickness, the SiGe layer formed on said lateral sidewall has a second thickness, and a ratio of the first thickness to the second thickness is in a range of 1:10 to 1:30.
-
公开(公告)号:US20190326414A1
公开(公告)日:2019-10-24
申请号:US16503461
申请日:2019-07-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Yu-Chien Sung
IPC: H01L29/66 , H01L27/088 , H01L29/78 , H01L21/033 , H01L21/3213 , H01L29/06
Abstract: A method for fabricating a semiconductor device is disclosed. A fin is formed on a substrate. The fin protrudes from a trench isolation layer on a substrate. The fin comprises a source region, a drain region and a channel region therebetween. A dummy gate strides across the fin and surrounding the channel region. An upper portion of the fin is removed so as to form a hollow channel underneath the dummy gate. A replacement channel layer is in-situ epitaxially grown in the hollow channel.
-
公开(公告)号:US10388756B2
公开(公告)日:2019-08-20
申请号:US15869087
申请日:2018-01-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Yu-Chien Sung
IPC: H01L29/66 , H01L21/3213 , H01L29/06 , H01L21/033 , H01L29/78 , H01L27/088
Abstract: A method for fabricating a semiconductor device is disclosed. A fin is formed on a substrate. The fin protrudes from a trench isolation layer on a substrate. The fin comprises a source region, a drain region and a channel region therebetween. A dummy gate strides across the fin and surrounding the channel region. An upper portion of the fin is removed so as to form a hollow channel underneath the dummy gate. A replacement channel layer is in-situ epitaxially grown in the hollow channel.
-
7.
公开(公告)号:US20180019324A1
公开(公告)日:2018-01-18
申请号:US15590510
申请日:2017-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tien-Chen Chan , Yi-Fan Li , Yen-Hsing Chen , Chun-Yu Chen , Chung-Ting Huang , Zih-Hsuan Huang , Ming-Hua Chang , Yu-Shu Lin , Shu-Yen Chan
CPC classification number: H01L29/66795 , H01L21/02532 , H01L21/0262 , H01L29/1054 , H01L29/66636 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device is provided, including a substrate with an isolation layer formed thereon, wherein the substrate has a fin protruding up through the isolation layer to form a top surface and a pair of lateral sidewalls of the fin above the isolation layer; a silicon-germanium (SiGe) layer epitaxially grown on the top surface and the lateral sidewalls of the fin; and a gate stack formed on the isolation layer and across the fin, wherein the fin and the gate stack respectively extend along a first direction and a second direction. The SiGe layer formed on the top surface has a first thickness, the SiGe layer formed on said lateral sidewall has a second thickness, and a ratio of the first thickness to the second thickness is in a range of 1:10 to 1:30.
-
-
-
-
-
-