Invention Grant
- Patent Title: Cascode amplifier bias circuits
-
Application No.: US16935999Application Date: 2020-07-22
-
Publication No.: US11374540B2Publication Date: 2022-06-28
- Inventor: Jonathan James Klaren , David Kovac , Eric S. Shapiro , Christopher C. Murphy , Robert Mark Englekirk , Keith Bargroff , Tero Tapio Ranta
- Applicant: pSemi Corporation
- Applicant Address: US CA San Diego
- Assignee: pSemi Corporation
- Current Assignee: pSemi Corporation
- Current Assignee Address: US CA San Diego
- Agency: Jaquez Land Greenhaus & McFarland LLP
- Agent John Land, Esq.
- Main IPC: H03F1/22
- IPC: H03F1/22 ; H03F3/195 ; H03F3/213 ; H03F3/24 ; H03F1/30 ; H03F1/56 ; H03F3/193

Abstract:
Bias circuits and methods for silicon-based amplifier architectures that are tolerant of supply and bias voltage variations, bias current variations, and transistor stack height, and compensate for poor output resistance characteristics. Embodiments include power amplifiers and low-noise amplifiers that utilize a cascode reference circuit to bias the final stages of a cascode amplifier under the control of a closed loop bias control circuit. The closed loop bias control circuit ensures that the current in the cascode reference circuit is approximately equal to a selected multiple of a known current value by adjusting the gate bias voltage to the final stage of the cascode amplifier. The final current through the cascode amplifier is a multiple of the current in the cascode reference circuit, based on a device scaling factor representing the relative sizes of the transistor devices in the cascode amplifier and in the cascode reference circuit.
Public/Granted literature
- US20210013841A1 Cascode Amplifier Bias Circuits Public/Granted day:2021-01-14
Information query
IPC分类: