发明授权
US06970683B2 PLL circuit and radio communication terminal apparatus using the same
失效
PLL电路和使用其的无线通信终端装置
- 专利标题: PLL circuit and radio communication terminal apparatus using the same
- 专利标题(中): PLL电路和使用其的无线通信终端装置
-
申请号: US10375241申请日: 2003-02-28
-
公开(公告)号: US06970683B2公开(公告)日: 2005-11-29
- 发明人: Taizo Yamawaki , Takefumi Endo , Kazuo Watanabe , Kazuaki Hori , Julian Hildersley
- 申请人: Taizo Yamawaki , Takefumi Endo , Kazuo Watanabe , Kazuaki Hori , Julian Hildersley
- 申请人地址: JP Tokyo GB Royston
- 专利权人: Renesas Technology Corp.,TTPCom.Limited
- 当前专利权人: Renesas Technology Corp.,TTPCom.Limited
- 当前专利权人地址: JP Tokyo GB Royston
- 代理机构: Antonelli, Terry, Stout & Kraus, LLP
- 优先权: JP10-262561 19980917
- 主分类号: H03L7/10
- IPC分类号: H03L7/10 ; H03D13/00 ; H03L7/00 ; H03L7/08 ; H03L7/085 ; H03L7/093 ; H03L7/099 ; H03L7/107 ; H03L7/16 ; H03L7/18 ; H04B1/3822 ; H04B1/40 ; H04L7/033
摘要:
In a PLL circuit, the number of LPFs is reduced to one to reduce mounting area and pin number, and to simplify design. In one embodiment, the PLL circuit includes a variable-gain phase comparator, a mixer, an LPF, VCOs, couplers, and a control circuit to controlling the on/off operation of the VCOs. The variable-gain phase comparator is capable of varying a phase difference gain. The on/off of the operation of the VCOs is controlled by the control circuit so that one of the VCOs is turned off. The phase difference conversion gain is varied in accordance with the sensitivity of the VCOs so the number of LPFs required for the PLL circuit can be reduced to only one.
公开/授权文献
信息查询