摘要:
A digital amplifier, a reference voltage generator for reducing a DC component of an amplified pulse width modulated signal of a digital amplifier, and a method of reducing a DC component of an amplified pulse width modulated signal applied to an input node of a load are described in this disclosure. The digital amplifier includes a pulse width modulation signal generator receiving an input signal and generating an amplified pulse width modulated signal, a filter filtering the amplified pulse width modulated signal and providing the filtered amplified pulse width modulated signal to an input node of a load, and a reference voltage generator providing a reference voltage to a reference node of the load to reduce a DC component of the filtered amplified pulse width modulated signal provided to the input node of the load.
摘要:
A class D amplifier includes a driver circuit and a reset circuit. The driver circuit is configured to amplify a PWM (pulse width modulation) signal to generate an amplified PWM signal. The reset circuit applies a predetermined voltage at an input of the driver circuit for a time period after a power supply voltage is applied or before the power supply voltage is deactivated, for eliminating pop-up noise.
摘要:
An audio amplifier includes a compensation unit, an output unit and a calibration unit. The compensation unit generates a compensation signal based on a digital input signal, a digital reference code, a mode signal and a digital approximation code. The output unit generates an output signal based on the compensated input signal. The calibration unit generates the digital approximation code based on the output signal and the mode signal. The digital approximation code includes a plurality of bits that are generated sequentially.
摘要:
A digital amplifier, a reference voltage generator for reducing a DC component of an amplified pulse width modulated signal of a digital amplifier, and a method of reducing a DC component of an amplified pulse width modulated signal applied to an input node of a load are described in this disclosure. The digital amplifier includes a pulse width modulation signal generator receiving an input signal and generating an amplified pulse width modulated signal, a filter filtering the amplified pulse width modulated signal and providing the filtered amplified pulse width modulated signal to an input node of a load, and a reference voltage generator providing a reference voltage to a reference node of the load to reduce a DC component of the filtered amplified pulse width modulated signal provided to the input node of the load.
摘要:
A digital amplifier, a noise reduction circuit and a method of reducing noise from an output signal of a digital amplifier are described in this disclosure. The digital amplifier includes a driving circuit for providing a driving signal, a filter for filtering the driving signal and providing the filtered driving signal to a resistive load connected between an output node and a reference node of the digital amplifier, a noise reduction circuit controlling the reference node to be in a floating state to reduce noise while the filtered driving signal provided to the load via the output node stabilizes.
摘要:
A multi-channel audio signal converting device using a time-varying digital filter, an electronic system including the same, and a method of converting an audio signal using the time-varying digital filter are provided. The multi-channel audio signal converting device includes a first signal channel and a second signal channel configured to perform analog-to-digital conversion or digital-to-analog conversion using a first clock signal; and a first time-varying filter configured to synchronize a digital audio signal synchronized with a second clock signal different from the first clock signal with the first clock signal and to input the digital audio signal to the second signal channel when digital-to-analog conversion is performed or to synchronize an output signal of the second signal channel with the second clock signal when analog-to-digital conversion is performed.
摘要:
A half-bridge three-level pulse width modulation (PWM) amplifier includes a prescaling unit, a PWM generator configured to convert the input signal to a three-level PWM signal having a first level, a second level and a reference level and an output stage. The prescaling unit scales an input signal according to at least one gain value to provide a scaled signal. The PWM generator varies the width of pulses having the first level and varies the width of pulses having a second level based on the scaled signal. The output stage drives an output node to a level of a first power supply voltage, a second power supply voltage or a third power supply voltage based on the three-level PWM signal. The output node is connected to a load. The magnitude of the at least one gain value compensates for variations of power supply voltages.
摘要:
In a method of interfacing a high-speed signal, a series of digital signals are received from a transmitter in response to a clock signal. The received digital signal is coded based on a K-L level pulse amplitude modulation system in response to the clock signal, wherein K and L are natural numbers and K≠L. The received digital signal is repeatedly coded and the coded digital signal is transferred to a receiver. As a result, crosstalk between adjacent channels may be reduced.
摘要:
A voltage regulator includes a voltage driving circuit and a current sinking unit. The voltage driving circuit is controlled to maintain an output signal at an output node. The current sinking unit is coupled to the output node for generating a sinking current for diverting an external current to the output node. An error amplifier generates a control signal from the output signal and a reference signal. The voltage driving circuit and the current sinking unit are controlled according to such a control signal.
摘要:
Disclosed are a multi-stage A/D converter with pipeline structure and a coding method for designing the same, wherein the multi-stage A/D converter comprises a sample-and-hold unit for receiving, sampling and holding analog input signals, a converter section having a plurality of stages for receiving an output of the sample-and-hold unit and generating digital data with a predetermined number of bits, and a correction circuit for correcting an offset error by overlapping an LSB of data of a previous stage and an MSB of data of a subsequent stage when an offset error is caused in the previous stage, receiving the digital data from each stage of the converter section, and outputting digital output data, wherein a second stage of the converter section has an error correction bit for correcting an error caused in a first stage but a third and other stages coming after the third stage do not have an error correction bit.