-
公开(公告)号:US10468456B2
公开(公告)日:2019-11-05
申请号:US15898562
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a plurality of MRAM structures. The integrated circuit further includes a first lower MTJ stack with the first lower MTJ stack including a first lower free layer. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack with the first upper MTJ stack including a first upper free layer. The switching energy barrier for each of the first lower free layer and the first upper free layer is reduced in the presence of an electrical voltage passing through each of the MTJ stacks. The first lower free layer and said first upper free layer are configured to have complement magnetizations.
-
公开(公告)号:US20190259810A1
公开(公告)日:2019-08-22
申请号:US15898562
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a plurality of MRAM structures. The integrated circuit further includes a first lower MTJ stack with the first lower MTJ stack including a first lower free layer. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack with the first upper MTJ stack including a first upper free layer. The switching energy barrier for each of the first lower free layer and the first upper free layer is reduced in the presence of an electrical voltage passing through each of the MTJ stacks. The first lower free layer and said first upper free layer are configured to have complement magnetizations.
-
公开(公告)号:US20190259809A1
公开(公告)日:2019-08-22
申请号:US15898555
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a plurality of MRAM structures. The integrated circuit further includes a first lower MTJ stack with the first lower MTJ stack including a first lower free layer. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack with the first upper MTJ stack including a first upper free layer. The switching energy barrier for each of the first lower free layer and the first upper free layer is reduced in the presence of an electrical voltage passing through each of the MTJ stacks. The first lower free layer and said first upper free layer are configured to have magnetizations independent of each other.
-
公开(公告)号:US10411069B1
公开(公告)日:2019-09-10
申请号:US15898547
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a first MTJ stack overlying a semiconductor substrate. The integrated circuit further includes a second lower MTJ stack spaced from the first lower MTJ stack and overlying the semiconductor substrate. The integrated circuit further includes a dielectric layer disposed between the first lower MTJ stack and the second lower MTJ stack. The dielectric layer is overlying the semiconductor substrate. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack, the dielectric layer, and the second lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack. The integrated circuit further includes a second upper MTJ stack overlying the spin orbit torque coupling layer and the second lower MTJ stack.
-
5.
公开(公告)号:US20190259808A1
公开(公告)日:2019-08-22
申请号:US15898547
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a first MTJ stack overlying a semiconductor substrate. The integrated circuit further includes a second lower MTJ stack spaced from the first lower MTJ stack and overlying the semiconductor substrate. The integrated circuit further includes a dielectric layer disposed between the first lower MTJ stack and the second lower MTJ stack. The dielectric layer is overlying the semiconductor substrate. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack, the dielectric layer, and the second lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack. The integrated circuit further includes a second upper MTJ stack overlying the spin orbit torque coupling layer and the second lower MTJ stack.
-
公开(公告)号:US10381406B1
公开(公告)日:2019-08-13
申请号:US15898555
申请日:2018-02-17
Applicant: GLOBALFOUNDRIES, Inc.
Inventor: Ajey Poovannummoottil Jacob , Jaiswal Akhilesh
CPC classification number: H01L27/228 , G11C11/161 , G11C11/1673 , G11C11/1675 , G11C11/18 , H01L43/04 , H01L43/065 , H01L43/10 , H01L43/14
Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. The integrated circuit includes a plurality of MRAM structures. The integrated circuit further includes a first lower MTJ stack with the first lower MTJ stack including a first lower free layer. The integrated circuit further includes a spin orbit torque coupling layer overlying the first lower MTJ stack. The integrated circuit further includes a first upper MTJ stack overlying the spin orbit torque coupling layer and the first lower MTJ stack with the first upper MTJ stack including a first upper free layer. The switching energy barrier for each of the first lower free layer and the first upper free layer is reduced in the presence of an electrical voltage passing through each of the MTJ stacks. The first lower free layer and said first upper free layer are configured to have magnetizations independent of each other.
-
-
-
-
-