ALL-OXIDE TRANSISTOR STRUCTURE, METHOD FOR FABRICATING THE SAME AND DISPLAY PANEL COMPRISING THE STRUCTURE

    公开(公告)号:US20250098414A1

    公开(公告)日:2025-03-20

    申请号:US18397244

    申请日:2023-12-27

    Abstract: An all-oxide transistor structure includes a substrate having an upper surface and a first transistor disposed on the upper surface of the substrate. The first transistor includes a first drain, a first dielectric layer, a first source, at least one first opening and a first channel layer. The first drain, the first dielectric layer and the first source are disposed on the substrate along a first direction, and the first direction is parallel to a normal direction of the upper surface. The first opening passes through the first drain, the first dielectric layer and the first source along the first direction. The first channel layer, the first gate dielectric layer and the first gate are disposed in the first opening. The first gate dielectric layer is disposed on the first channel layer. The first gate is disposed on the first gate dielectric layer.

    FERROEOLECTRIC MEMORIES
    3.
    发明申请

    公开(公告)号:US20220359549A1

    公开(公告)日:2022-11-10

    申请号:US17368686

    申请日:2021-07-06

    Abstract: A ferroelectric memory is provided. The ferroelectric memory includes a first electrode, a second electrode opposite to the first electrode, a ferroelectric composite layer disposed between the first electrode and the second electrode, and a first insulating layer disposed on one side of the ferroelectric composite layer.

    ALL-OXIDE TRANSISTOR STRUCTURE, METHOD FOR FABRICATING THE SAME AND DISPLAY PANEL COMPRISING THE STRUCTURE

    公开(公告)号:US20250107332A1

    公开(公告)日:2025-03-27

    申请号:US18970364

    申请日:2024-12-05

    Abstract: An all-oxide transistor structure includes a substrate, a first transistor, a second transistor, a third transistor and a fourth transistor. The substrate has an upper surface. The first transistor is disposed on the upper surface of the substrate. The second transistor is disposed on the upper surface of the substrate, wherein the second transistor is electrically connected to the first transistor. The third transistor is electrically connected to the second transistor and overlapped with the second transistor in a first direction, wherein the first direction is parallel to a normal direction of the upper surface of the substrate. The fourth transistor is disposed on the upper surface of the substrate, wherein the fourth transistor is electrically connected to the first transistor, the second transistor and the third transistor.

    FERROELECTRIC MEMORIES
    5.
    发明申请

    公开(公告)号:US20210242304A1

    公开(公告)日:2021-08-05

    申请号:US16842589

    申请日:2020-04-07

    Abstract: A ferroelectric memory is provided. The ferroelectric memory includes a substrate, a first conductive layer disposed on the substrate, a patterned oxide layer disposed on the first conductive layer and the substrate, exposing a part of the first conductive layer, a second conductive layer disposed on the exposed first conductive layer and the patterned oxide layer, an antiferroelectric layer disposed on the exposed first conductive layer and the second conductive layer, a ferroelectric layer disposed on the second conductive layer and located on the antiferroelectric layer, a conductive oxide layer disposed between the antiferroelectric layer, and a third conductive layer disposed on the conductive oxide layer and between the ferroelectric layer.

    FERROELECTRIC MEMORIES
    6.
    发明申请

    公开(公告)号:US20210174855A1

    公开(公告)日:2021-06-10

    申请号:US16907101

    申请日:2020-06-19

    Abstract: A ferroelectric memory is provided. The ferroelectric memory includes a first electrode layer having a dominant crystallographic orientation of (110) or (220), a second electrode layer opposite the first electrode layer, wherein the second electrode layer has a dominant crystallographic orientation of (110) or (220), and a ferroelectric layer disposed between the first electrode layer and the second electrode layer, wherein the ferroelectric layer has a dominant crystallographic orientation of (111).

Patent Agency Ranking