Semiconductor memory device and transmission/reception system provided with the same
    2.
    发明授权
    Semiconductor memory device and transmission/reception system provided with the same 有权
    半导体存储器件及其发送/接收系统

    公开(公告)号:US07450461B2

    公开(公告)日:2008-11-11

    申请号:US11543227

    申请日:2006-10-05

    IPC分类号: G11C8/00

    摘要: In a system of using a plurality of memories with a plurality of CPUs, a plurality of memory arrays are placed on the same memory chip with each memory array being individually provided with a data-related circuit, an address-related circuit and a control-related circuit. These memory arrays however share a data terminal, an address terminal and a control terminal for chip external connection. A data, address and control signals are distributed to the memory arrays via three MUX of signal selection circuits controlled with an array selection signal (clock). A signal is supplied to one memory array at rising timing of the clock while a signal is supplied to another memory array at falling timing of the clock. Thus, in memory integration of placing a plurality of memory arrays on one chip, independent operation for each memory array is attained, and no bus arbitration between CPUs is necessary.

    摘要翻译: 在使用具有多个CPU的多个存储器的系统中,将多个存储器阵列放置在相同的存储器芯片上,每个存储器阵列分别设置有数据相关电路,地址相关电路和控制 - 相关电路。 然而,这些存储器阵列共享数据终端,地址终端和用于芯片外部连接的控制终端。 通过经阵列选择信号(时钟)控制的三个信号选择电路的MUX将数据,地址和控制信号分配到存储器阵列。 在时钟的上升时刻,信号被提供给一个存储器阵列,同时在时钟的下降定时将信号提供给另一个存储器阵列。 因此,在将多个存储器阵列放置在一个芯片上的存储器集成中,可获得每个存储器阵列的独立操作,并且不需要CPU之间的总线仲裁。

    Semiconductor memory device and transmission/reception system provided with the same
    3.
    发明申请
    Semiconductor memory device and transmission/reception system provided with the same 有权
    半导体存储器件及其发送/接收系统

    公开(公告)号:US20070081398A1

    公开(公告)日:2007-04-12

    申请号:US11543227

    申请日:2006-10-05

    IPC分类号: G11C7/10

    摘要: In a system of using a plurality of memories with a plurality of CPUs, a plurality of memory arrays are placed on the same memory chip with each memory array being individually provided with a data-related circuit, an address-related circuit and a control-related circuit. These memory arrays however share a data terminal, an address terminal and a control terminal for chip external connection. A data, address and control signals are distributed to the memory arrays via three MUX of signal selection circuits controlled with an array selection signal (clock). A signal is supplied to one memory array at rising timing of the clock while a signal is supplied to another memory array at falling timing of the clock. Thus, in memory integration of placing a plurality of memory arrays on one chip, independent operation for each memory array is attained, and no bus arbitration between CPUs is necessary.

    摘要翻译: 在使用具有多个CPU的多个存储器的系统中,将多个存储器阵列放置在相同的存储器芯片上,每个存储器阵列分别设置有数据相关电路,地址相关电路和控制 - 相关电路。 然而,这些存储器阵列共享数据终端,地址终端和用于芯片外部连接的控制终端。 通过经阵列选择信号(时钟)控制的三个信号选择电路的MUX将数据,地址和控制信号分配到存储器阵列。 在时钟的上升时刻,信号被提供给一个存储器阵列,同时在时钟的下降定时将信号提供给另一个存储器阵列。 因此,在将多个存储器阵列放置在一个芯片上的存储器集成中,可获得每个存储器阵列的独立操作,并且不需要CPU之间的总线仲裁。

    Semiconductor memory device
    5.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US07251717B2

    公开(公告)日:2007-07-31

    申请号:US10863328

    申请日:2004-06-09

    IPC分类号: G06F12/00

    摘要: While a plurality of physical address memories are provided with respect to one logical address of a non-volatile memory device, an empty physical address memory contained in the plural physical address memories is searched with respect to a writing operation for one logical address, and then, data is written in this empty physical address memory. With respect to a reading operation for one logical address, such a physical address memory to which data has been written at last is searched, and the storage content of this memory is read out. As a result, the data rewriting operation to a non-volatile memory can be carried out with employment of the simple circuit arrangement with respect to one logical address, while an erasing operation is not performed, and an area of a memory device is not increased but also a total number of data rewriting operation is not limited to a number defined in a specification of the memory device.

    摘要翻译: 虽然相对于非易失性存储器件的一个逻辑地址提供了多个物理地址存储器,但是对于一个逻辑地址的写操作搜索包含在多个物理地址存储器中的空物理地址存储器,然后 数据写在这个空的物理地址存储器中。 对于一个逻辑地址的读取操作,搜索最后写入数据的物理地址存储器,并读出该存储器的存储内容。 结果,可以通过使用关于一个逻辑地址的简单电路布置来执行对非易失性存储器的数据重写操作,而不执行擦除操作,并且存储器件的区域不增加 而且数据重写操作的总数不限于在存储器件的规格中定义的数量。