-
公开(公告)号:US11189575B1
公开(公告)日:2021-11-30
申请号:US16874558
申请日:2020-05-14
Applicant: QUALCOMM Incorporated
Inventor: Supatta Niramarnkarn , Bin Xu , Wen Yin , Yonghao An
IPC: H01L23/552 , H01L23/66 , H01L23/367 , H01L23/31 , H01L21/56 , H01L23/00
Abstract: An integrated circuit (IC) package is described. The IC package includes a laminate substrate. The IC package also includes an active die on a surface of the laminate substrate. The IC package further includes fin-based thermal surface mount devices on the surface of the laminate substrate proximate the active die to provide an additional heat dissipation path.
-
公开(公告)号:US12100649B2
公开(公告)日:2024-09-24
申请号:US17482294
申请日:2021-09-22
Applicant: QUALCOMM Incorporated
Inventor: Chien-Te Feng , Wen Yin , Jay Scott Salmon
IPC: H01L23/552 , H01L21/56 , H01L23/00 , H01L23/31 , H01L23/36 , H01L23/522 , H01L23/60
Abstract: A device comprising a package and a board. The package includes a substrate comprising a first surface and a second surface, a passive component coupled to the first surface of the substrate, an integrated device coupled to the second surface of the substrate, a back side metal layer coupled to a back side of the integrated device, a first solder interconnect coupled to the back side metal layer, and a plurality of solder interconnects coupled to the second surface of the substrate. The board is coupled to the package through the plurality of solder interconnects. The first solder interconnect is coupled to the board.
-
公开(公告)号:US11694982B2
公开(公告)日:2023-07-04
申请号:US17185244
申请日:2021-02-25
Applicant: QUALCOMM Incorporated
Inventor: Wei Hu , Dongming He , Wen Yin , Zhe Guan , Lily Zhao
IPC: H01L23/00
CPC classification number: H01L24/13 , H01L24/05 , H01L24/11 , H01L2224/11013 , H01L2224/11622 , H01L2224/11849 , H01L2224/13147 , H01L2224/13584 , H01L2224/13655
Abstract: Disclosed are examples of integrated circuit (IC) structures and techniques to fabricate IC structures. Each IC package may include a die (e.g., a flip-chip (FC) die) and one or more die interconnects to electrically couple the die to a substrate. The die interconnect may include a pillar, a wetting barrier on the pillar, and a solder cap on the wetting barrier. The wetting barrier may be wider than the pillar. The die interconnect may also include a low wetting layer formed on the wetting barrier.
-
公开(公告)号:US20240396227A1
公开(公告)日:2024-11-28
申请号:US18324114
申请日:2023-05-25
Applicant: QUALCOMM Incorporated
Inventor: Chien-Te Feng , Jay Scott Salmon , Wen Yin
Abstract: An antenna module having an antenna in a mold layer, and related fabrication methods are disclosed. The antenna module includes a substrate that supports one or more semiconductor dies (“dies”). The die(s) can include radio-frequency (RF) circuits. A mold layer is formed over the die(s) and the package substrate to insulate and protect the die(s). The antenna is electrically coupled to the die(s). In exemplary aspects, an antenna (e.g., an antenna patch, waveguide, and/or dipole antenna elements) is provided in the mold layer. For example, the antenna can be formed in the mold layer adjacent to the die(s), wherein the antenna is electrically coupled to the die(s) through the substrate. In this manner, the mold layer can be provided having a desired dielectric constant to achieve better attenuation characteristics for the antenna to meet the performance requirements for supporting higher frequencies as an example.
-
公开(公告)号:US11804428B2
公开(公告)日:2023-10-31
申请号:US17097327
申请日:2020-11-13
Applicant: QUALCOMM Incorporated
Inventor: Wen Yin , Yonghao An , Manuel Aldrete
IPC: H01L21/48 , H01L23/498
CPC classification number: H01L23/49838 , H01L21/4846 , H01L23/49816 , H01L23/49822
Abstract: Disclosed is a package and method of forming the package with a mixed pad size. The package includes a first set of pads having a first size and a first pitch, where the first set of pads are solder mask defined (SMD) pads. The package also includes a second set of pads having a second size and a second pitch, where the second set of pads are non-solder mask defined (NSMD) pads.
-
公开(公告)号:US11545411B2
公开(公告)日:2023-01-03
申请号:US16941487
申请日:2020-07-28
Applicant: QUALCOMM Incorporated
Inventor: Wen Yin , Yonghao An , Reynante Tamunan Alvarado
IPC: H01L23/367 , H01L21/56 , H01L23/552 , H01L23/00
Abstract: A package that includes a substrate, an integrated device, a plurality of first wire bonds, at least one second wire bond, and an encapsulation layer. The integrated device is coupled to the substrate. The plurality of first wire bonds is coupled to the integrated device and the substrate. The plurality of first wire bonds is configured to provide at least one electrical path between the integrated device and the substrate. The at least one second wire bond is coupled to the integrated device. The at least one second wire bond is configured to be free of an electrical connection with a circuit of the integrated device. The encapsulation layer is located over the substrate and the integrated device. The encapsulation layer encapsulates the integrated device, the plurality of first wire bonds and the at least one second wire bond.
-
-
-
-
-