Abstract:
A vertical memory device includes a cell stacked structure on a substrate, a support structure and cell contact plugs. The cell stacked structure includes gate patterns spaced apart from each other in a vertical direction and insulation layers between the gate patterns. The gate patterns extend in a first direction, and edges of the gate patterns along the first direction include step portions having step shape. The support structure passes through the cell stacked structure and the step portion of one of the gate patterns, and includes a spacer layer having cup shape, first metal patterns having ring shape, and a second metal pattern filling an inner space of the spacer layer. The cell contact plugs are on the step portions. The first metal patterns are at the same vertical levels of the gate patterns. Sidewalls of the first metal patterns are adjacent to sidewalls of the gate patterns.
Abstract:
A three-dimensional (3D) semiconductor device includes a stack of conductive layers spaced from each other in a vertical direction, the stack having a staircase-shaped section in a connection region, and ends of the conductive layers constituting treads of the staircase-shaped section, respectively. The 3D semiconductor device further includes buffer patterns disposed on and protruding above the respective ends of the conductive layers, an interconnection structure disposed above the stack and including conductive lines, and contact plugs extending vertically between the conductive lines and the buffer patterns and electrically connected to the conductive layers of the stack via the buffer patterns.
Abstract:
A semiconductor memory device and a method of fabricating the same. The device includes a plurality of gates vertically stacked on a top surface of a substrate with an epitaxial layer formed in the substrate, a vertical channel vertically penetrating the gates to be electrically connected to the epitaxial layer, and a memory layer provided between the vertical channel and the gates. The epitaxial layer has a top surface positioned at a level between a bottom surface of the lowermost one of the gates and the top surface of the substrate.