-
1.
公开(公告)号:US09466697B2
公开(公告)日:2016-10-11
申请号:US14721004
申请日:2015-05-26
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sang-Jine Park , Bo-Un Yoon , Jeong-Nam Han , Myung-Geun Song
IPC: H01L29/66 , H01L21/285 , H01L21/768 , H01L29/417 , H01L29/78 , H01L29/49
CPC classification number: H01L29/66636 , H01L21/28518 , H01L21/76802 , H01L29/4175 , H01L29/41775 , H01L29/495 , H01L29/4966 , H01L29/665 , H01L29/66545 , H01L29/6659 , H01L29/66628 , H01L29/7834 , H01L29/7845 , H01L29/7848
Abstract: Provided are a semiconductor device, which can facilitate a salicide process and can prevent a gate from being damaged due to misalign, and a method of manufacturing of the semiconductor device. The method includes forming a first insulation layer pattern on a substrate having a gate pattern and a source/drain region formed at both sides of the gate pattern, the first insulation layer pattern having an exposed portion of the source/drain region, forming a silicide layer on the exposed source/drain region, forming a second insulation layer on the entire surface of the substrate to cover the first insulation layer pattern and the silicide layer, and forming a contact hole in the second insulation layer to expose the silicide layer.
Abstract translation: 提供一种可以促进自对准硅化物工艺并且可以防止栅极由于不对准而被损坏的半导体器件,以及半导体器件的制造方法。 该方法包括在具有形成在栅极图案的两侧的栅极图案和源极/漏极区域的衬底上形成第一绝缘层图案,第一绝缘层图案具有源极/漏极区域的暴露部分,形成硅化物 在所述暴露的源极/漏极区上形成第二绝缘层,以在所述衬底的整个表面上形成覆盖所述第一绝缘层图案和所述硅化物层的第二绝缘层,以及在所述第二绝缘层中形成接触孔以露出所述硅化物层。
-
2.
公开(公告)号:US20140322881A1
公开(公告)日:2014-10-30
申请号:US14326760
申请日:2014-07-09
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sang-Jine Park , Bo-Un Yoon , Jeong-Nam Han , Myung-Geun Song
IPC: H01L29/66
CPC classification number: H01L29/66636 , H01L21/28518 , H01L21/76802 , H01L29/4175 , H01L29/41775 , H01L29/495 , H01L29/4966 , H01L29/665 , H01L29/66545 , H01L29/6659 , H01L29/66628 , H01L29/7834 , H01L29/7845 , H01L29/7848
Abstract: Provided are a semiconductor device, which can facilitate a salicide process and can prevent a gate from being damaged due to misalign, and a method of manufacturing of the semiconductor device. The method includes forming a first insulation layer pattern on a substrate having a gate pattern and a source/drain region formed at both sides of the gate pattern, the first insulation layer pattern having an exposed portion of the source/drain region, forming a silicide layer on the exposed source/drain region, forming a second insulation layer on the entire surface of the substrate to cover the first insulation layer pattern and the silicide layer, and forming a contact hole in the second insulation layer to expose the silicide layer.
Abstract translation: 提供一种可以促进自对准硅化物工艺并且可以防止栅极由于不对准而被损坏的半导体器件,以及半导体器件的制造方法。 该方法包括在具有形成在栅极图案的两侧的栅极图案和源极/漏极区域的衬底上形成第一绝缘层图案,第一绝缘层图案具有源极/漏极区域的暴露部分,形成硅化物 在所述暴露的源极/漏极区上形成第二绝缘层,以在所述衬底的整个表面上形成覆盖所述第一绝缘层图案和所述硅化物层的第二绝缘层,以及在所述第二绝缘层中形成接触孔以露出所述硅化物层。
-
公开(公告)号:US10090190B2
公开(公告)日:2018-10-02
申请号:US15637552
申请日:2017-06-29
Applicant: Samsung Electronics Co., Ltd.
Inventor: Young-sang Youn , Myung-Geun Song , Ji-hoon Cha , Jae-jik Baek , Bo-un Yoon , Jeong-nam Han
IPC: H01L21/762 , H01L21/8234 , H01L21/265 , H01L21/763
Abstract: A method of manufacturing a semiconductor device includes forming a plurality of fins by forming a plurality of first device isolating trenches repeated at a first pitch in a substrate, forming a plurality of fin-type active areas protruding from a top surface of a first device isolating layer by forming the first device isolating layer in the plurality of first device isolating trenches, forming a plurality of second device isolating trenches at a pitch different from the first pitch by etching a portion of the substrate and the first device isolating layer, and forming a second device isolating layer in the plurality of second device isolating trenches, so as to form a plurality of fin-type active area groups separated from each other with the second device isolating layer therebetween.
-
公开(公告)号:US09984925B2
公开(公告)日:2018-05-29
申请号:US15182024
申请日:2016-06-14
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Yong-Ho Jeon , Sang-Su Kim , Cheol Kim , Yong-Suk Tak , Myung-Geun Song , Gi-Gwan Park
IPC: H01L21/768 , H01L21/8238 , H01L23/535 , H01L27/092 , H01L29/08 , H01L29/16 , H01L29/161 , H01L29/165 , H01L29/49 , H01L29/66 , H01L29/78
CPC classification number: H01L21/76897 , H01L21/823425 , H01L21/823431 , H01L21/823468 , H01L21/823475 , H01L21/823814 , H01L21/823821 , H01L21/823842 , H01L21/823864 , H01L21/823871 , H01L23/535 , H01L27/0886 , H01L27/0924 , H01L29/0847 , H01L29/1608 , H01L29/161 , H01L29/165 , H01L29/4966 , H01L29/66545 , H01L29/7848
Abstract: A semiconductor device, including a first fin-type pattern; a first gate spacer on the first fin-type pattern, intersecting the first fin-type pattern, and including an upper portion and a lower portion; a second gate spacer on the first fin-type pattern, intersecting the first fin-type pattern, and being spaced apart from the first gate spacer; a first trench defined by the first gate spacer and the second gate spacer; a first gate electrode partially filling the first trench; a first capping pattern on the first gate electrode and filling the first trench; and an interlayer insulating layer covering an upper surface of the capping pattern, a width of the upper portion of the first gate spacer decreasing as a distance from an upper surface of the first fin-type pattern increases, and an outer sidewall of the upper portion of the first gate spacer contacting the interlayer insulating layer.
-
-
-