SEMICONDUCTOR DEVICE
    2.
    发明申请

    公开(公告)号:US20220262953A1

    公开(公告)日:2022-08-18

    申请号:US17628091

    申请日:2020-07-27

    Abstract: A semiconductor device having a novel structure is provided. The semiconductor device includes a CPU and an accelerator. The accelerator includes a first memory circuit and an arithmetic circuit. The first memory circuit includes a first transistor. The first transistor includes a semiconductor layer containing a metal oxide in a channel formation region. The arithmetic circuit includes a second transistor. The second transistor includes a semiconductor layer containing silicon in a channel formation region. The first transistor and the second transistor are provided to be stacked. The CPU includes a CPU core including a flip-flop provided with a backup circuit. The backup circuit includes a third transistor. The third transistor includes a semiconductor layer containing a metal oxide in a channel formation region.

    SEMICONDUCTOR DEVICE AND METHOD FOR OPERATING SEMICONDUCTOR DEVICE

    公开(公告)号:US20220321006A1

    公开(公告)日:2022-10-06

    申请号:US17621338

    申请日:2020-06-24

    Abstract: A novel oscillator, an amplifier circuit, an inverter circuit, an amplifier circuit, a battery control circuit, a battery protection circuit, a power storage device, a semiconductor device, an electric device, and the like are provided. The semiconductor device includes an oscillator including a first transistor containing a metal oxide, and a second transistor to a fifth transistor, in which a first potential is supplied to a gate of the second transistor and a gate of the third transistor when the first transistor is turned on, and the first potential is held when the first transistor is turned off. The oscillator supplies a first signal based on the first potential to a first circuit. The first circuit performs at least one of shaping and amplification on the first signal. The second transistor and the fourth transistor are connected in series, and the third transistor and the fifth transistor are connected in series. A source or a drain of the third transistor is electrically connected to a gate of the fourth transistor, and a source or a drain of the fourth transistor is electrically connected to the gate of the third transistor.

    FORMATION METHOD OF POSITIVE ELECTRODE ACTIVE MATERIAL

    公开(公告)号:US20240079583A1

    公开(公告)日:2024-03-07

    申请号:US18262126

    申请日:2022-01-13

    Abstract: A novel method for forming a positive electrode active material is provided. The method for forming a positive electrode active material includes causing a reaction between a cobalt aqueous solution and an alkaline aqueous solution to form a cobalt compound; mixing the cobalt compound and a lithium compound and performing a first heat treatment to form a first composite oxide; mixing the first composite oxide and a compound containing a first additive element and performing a second heat treatment to form a second composite oxide; and mixing the second composite oxide and a compound containing a second additive element and performing a third heat treatment. The first heat treatment is performed at a temperature higher than or equal to 700° C. and lower than or equal to 1100° C. The second heat treatment is performed at a temperature higher than or equal to 700° C. and lower than or equal to 1000° C. The third heat treatment is performed at a temperature equal to the temperature of the second heat treatment or at a temperature lower than the temperature of the second heat treatment.

    SEMICONDUCTOR DEVICE AND ELECTRONIC DEVICE
    5.
    发明公开

    公开(公告)号:US20230337439A1

    公开(公告)日:2023-10-19

    申请号:US18028812

    申请日:2021-10-12

    CPC classification number: H10B53/30 H10B53/40 G11C11/221 G11C11/2273

    Abstract: Provided is a semiconductor device capable of reading data with high accuracy. The semiconductor device includes first and second memory cells and a switch. The first memory cell includes first and second transistors and a first capacitor, and the second memory cell includes third and fourth transistors and a second capacitor. The first and second capacitors each include a ferroelectric layer between a pair of electrodes. One of a source and a drain of the first transistor is electrically connected to a gate of the second transistor, and the gate of the second transistor is electrically connected to one of the electrodes of the first capacitor. One of a source and a drain of the third transistor is electrically connected to a gate of the fourth transistor, and the gate of the fourth transistor is electrically connected to one of the electrodes of the second capacitor. The other of the source and the drain of the first transistor is electrically connected to the other of the source and the drain of the third transistor via the switch.

Patent Agency Ranking