Programming Methods For Neural Network Using Non-volatile Memory Array

    公开(公告)号:US20200151543A1

    公开(公告)日:2020-05-14

    申请号:US16746852

    申请日:2020-01-18

    Abstract: An artificial neural network device that utilizes one or more non-volatile memory arrays as the synapses. The synapses are configured to receive inputs and to generate therefrom outputs. Neurons are configured to receive the outputs. The synapses include a plurality of memory cells, wherein each of the memory cells includes spaced apart source and drain regions formed in a semiconductor substrate with a channel region extending there between, a floating gate disposed over and insulated from a first portion of the channel region and a non-floating gate disposed over and insulated from a second portion of the channel region. Each of the plurality of memory cells is configured to store a weight value corresponding to a number of electrons on the floating gate. The plurality of memory cells are configured to multiply the inputs by the stored weight values to generate the outputs. Various algorithms for tuning the memory cells to contain the correct weight values are disclosed.

    OUTPUT CIRCUIT
    5.
    发明公开
    OUTPUT CIRCUIT 审中-公开

    公开(公告)号:US20240095511A1

    公开(公告)日:2024-03-21

    申请号:US18522153

    申请日:2023-11-28

    CPC classification number: G06N3/065 G06F3/0688 G06F17/16 G06N3/08 G11C27/02

    Abstract: In one example, a circuit comprises an input transistor comprising a first terminal, a second terminal coupled to ground, and a gate; a capacitor comprising a first terminal and a second terminal; an output transistor comprising a first terminal providing an output current, a second terminal coupled to ground, and a gate; a first switch; and a second switch; wherein in a first mode, the first switch is closed and couples an input current to the first terminal of the input transistor and the gate of the input transistor and the second switch is closed and couples the first terminal of the input transistor to the first terminal of the capacitor and the gate of the output transistor, and in a second mode, the first switch is open and the second switch is open and the capacitor discharges into the gate of the output transistor.

Patent Agency Ranking