TWO-DIMENSIONAL FFT COMPUTATION
    1.
    发明申请

    公开(公告)号:US20200319296A1

    公开(公告)日:2020-10-08

    申请号:US16376515

    申请日:2019-04-05

    Abstract: A system includes a hardware accelerator configured to perform a two-dimensional (2D) fast Fourier transform (FFT) on an M×N element array. The hardware accelerator has log2 M×N pipeline stages including an initial group of log2 M stages and a final group of log2 N stages. Each stage includes a butterfly unit, a FIFO buffer coupled to the butterfly unit, and a multiplier coupled to the butterfly unit and to an associated twiddle factor table. The hardware accelerator also includes butterfly control logic to provide elements of the M×N element array to the initial group of stages in an N direction of the array, and twiddle factor addressing logic to, for the twiddle factor tables of the initial group of stages, apply an indexed entry of the twiddle factor table to the associated multiplier. The indexed entry begins as a first entry and advances by N entries after every N cycles.

    CFAR OS DETECTION HARDWARE
    4.
    发明申请

    公开(公告)号:US20220155368A1

    公开(公告)日:2022-05-19

    申请号:US17351750

    申请日:2021-06-18

    Abstract: A system includes a shift register to store data samples, where the shift register includes a cell under test (CUT), a left guard cell, a right guard cell, a left window, and a right window. The system includes two sets of comparators to compare incoming data samples with data samples in the left window and the right window to compute ranks of the incoming data samples. The system includes a sorted index array to store a rank of the data samples in the shift register. The system includes a selector to select a Kth smallest index from the sorted index array and its corresponding data sample from the shift register. The system includes a target comparator, where the first comparator input receives a data sample from the CUT and the second comparator input receives a Kth smallest data sample, and the comparator output indicates a CFAR target detection.

    LINEAR APPROXIMATION OF A COMPLEX NUMBER MAGNITUDE

    公开(公告)号:US20220366004A1

    公开(公告)日:2022-11-17

    申请号:US17357919

    申请日:2021-06-24

    Abstract: A device includes a comparison circuit and a calculation circuit coupled to the comparison circuit. The comparison circuit is configured to receive a first digital input value (X) and a second digital input value (Y), and provide a first digital output value that indicates one of a first relationship, a second relationship, and a third relationship between X and Y. The calculation circuit is configured to receive X and Y, receive the first digital output value, and provide a second digital output value. The second digital output value is a first linear combination of X and Y responsive to the first digital output value indicating the first relationship, a second linear combination of X and Y responsive to the first digital output value indicating the second relationship, and a third linear combination of X and Y responsive to the first digital output value indicating the third relationship.

    VEHICLE NAVIGATION SYSTEM WITH DEAD RECKONING
    7.
    发明申请
    VEHICLE NAVIGATION SYSTEM WITH DEAD RECKONING 有权
    车辆导航系统与死亡纪念

    公开(公告)号:US20130116921A1

    公开(公告)日:2013-05-09

    申请号:US13668381

    申请日:2012-11-05

    CPC classification number: G01C21/12 G01C21/165 G01S19/42 G01S19/45

    Abstract: A vehicle navigation system includes a GNSS position engine (GPE) that uses GNSS satellite measurements to compute a first position and velocity of a vehicle and a first quality metric associated with the position and velocity. The system also includes a dead reckoning engine (DRE) that operates parallel with the GPE that computes a second position and velocity and a second quality metric associated with the dead reckoning. The GPE is configured to use the second position and velocity to detect a set of outliers in an incoming GNSS measurement; use the second position and velocity as an initial estimate of its position and velocity for a particular time instant, which is then refined by GNSS measurements received at that particular time instant; and to replace the first position and velocity with the second position and velocity.

    Abstract translation: 车辆导航系统包括使用GNSS卫星测量来计算车辆的第一位置和速度以及与位置和速度相关联的第一质量度量的GNSS位置引擎(GPE)。 该系统还包括与计算第二位置和速度的GPE并行运行的航位推算引擎(DRE),以及与推算相关联的第二质量度量。 GPE被配置为使用第二位置和速度来检测进入GNSS测量中的一组异常值; 使用第二位置和速度作为其在特定时间瞬间的位置和速度的初始估计,然后通过在该特定时刻接收的GNSS测量来改进; 并用第二位置和速度来替换第一位置和速度。

    NON-UNIFORM MULTI-DIMENSIONAL DATA ACCESS FOR RADAR DATA PROCESSING

    公开(公告)号:US20220120884A1

    公开(公告)日:2022-04-21

    申请号:US17351654

    申请日:2021-06-18

    Abstract: A system includes a memory configured to store a two-dimensional data structure that includes radar data arranged such that radar data of a first transmitter is separated from radar data of a second transmitter by a Doppler offset in the two-dimensional data structure. The system also includes a data fetch mechanism that includes a lookup table (LUT) applied on either of two dimensions. The lookup table is configured to store a data fetch location in the two-dimensional data structure, where the data fetch location indicates a location from which to fetch a subset of the radar data from the two-dimensional data structure and the data fetch mechanism is configured to fetch the subset of the radar data from the two-dimensional data structure based on the LUT. The system includes a processor configured to perform a fast Fourier transform (FFT) on the fetched subset of the radar data.

    RADAR SYSTEM
    10.
    发明申请
    RADAR SYSTEM 审中-公开

    公开(公告)号:US20200309939A1

    公开(公告)日:2020-10-01

    申请号:US16363719

    申请日:2019-03-25

    Abstract: Aspects of the present disclosure provide for a radar system including a radar IC including a timing engine, a local oscillator, and a modulator. The timing engine is configured to generate one or more chirp control signals. The local oscillator is configured to receive the one or more chirp control signals and generate a frame including a first sequence of chirps according to the one or more chirp control signals. The modulator is configured to modulate the first sequence of chirps to generate a second sequence of chirps so the frame includes the first sequence of chirps and the second sequence of chirps offset by a first frequency value.

Patent Agency Ranking