-
公开(公告)号:US12272646B2
公开(公告)日:2025-04-08
申请号:US18226750
申请日:2023-07-26
Inventor: Feng-Yi Chang , Shih-Fang Tzou , Fu-Che Lee , Chien-Cheng Tsai , Feng-Ming Huang
IPC: H01L23/52 , H01L21/311 , H01L21/762 , H01L21/768 , H01L23/522 , H01L23/528 , H01L29/06 , H10B12/00
Abstract: A semiconductor memory device and a manufacturing method thereof are provided in the present invention. An under-cut structure is formed at an edge of a bit line contact opening in the process of forming the bit line contact opening for avoiding short problems caused by alignment shifting, and the process window of the process of forming the bit line contact opening may be improved accordingly.
-
公开(公告)号:US11653491B2
公开(公告)日:2023-05-16
申请号:US17235950
申请日:2021-04-21
Inventor: Feng-Yi Chang , Fu-Che Lee
IPC: H10B12/00
CPC classification number: H10B12/485 , H10B12/0335 , H10B12/482 , H10B12/488
Abstract: A method of manufacturing contacts is provided in the present invention, which include the steps of forming a plurality of mask bars on a substrate, forming a circular mask surrounding each mask bar, wherein the circular masks connect each other and define a plurality of opening patterns collectively with the mask bars, using the mask bars and the circular masks as etch masks to perform an etch process and to transfer the opening patterns and form a plurality recesses in the substrate, and filling up the recesses with metal to form contacts.
-
公开(公告)号:US20220122988A1
公开(公告)日:2022-04-21
申请号:US17561663
申请日:2021-12-23
Inventor: Chien-Ming Lu , Fu-Che Lee , Chien-Cheng Tsai , Chiu-Fang Hsu
IPC: H01L27/108 , H01L21/311 , H01L21/762 , H01L21/02 , H01L29/06 , H01L21/3065
Abstract: A method of forming a semiconductor memory device, the semiconductor memory device includes a plurality of active areas, a shallow trench isolation, a plurality of trenches and a plurality of gates. The active areas are defined on a semiconductor substrate, and surrounded by the shallow trench isolation. The trenches are disposed in the semiconductor substrate, penetrating through the active areas and the shallow trench isolation, wherein each of the trenches includes a bottom surface and a saddle portion protruded therefrom in each active areas. The gates are disposed in the trenches respectively.
-
公开(公告)号:US11233057B2
公开(公告)日:2022-01-25
申请号:US16699756
申请日:2019-12-02
Inventor: Po-Han Wu , Li-Wei Feng , Shih-Han Hung , Fu-Che Lee , Chien-Cheng Tsai
IPC: H01L27/108 , H01L21/768
Abstract: A semiconductor structure includes an active area in a substrate, a device isolation region surrounding the active area, first and second bit line structures on the substrate, a conductive diffusion region in the active area between the first and the second bit line structures, and a contact hole between the first and the second bit line structures. The contact hole partially exposes the conductive diffusion region. A buried plug layer is disposed in the contact hole and in direct contact with the conductive diffusion region. A storage node contact layer is disposed on the buried plug layer within the contact hole. The storage node contact layer has a downwardly protruding portion surrounded by the buried plug layer. The buried plug layer has a U-shaped cross-sectional profile.
-
公开(公告)号:US20210242214A1
公开(公告)日:2021-08-05
申请号:US17235950
申请日:2021-04-21
Inventor: Feng-Yi Chang , Fu-Che Lee
IPC: H01L27/108
Abstract: A method of manufacturing contacts is provided in the present invention, which include the steps of forming a plurality of mask bars on a substrate, forming a circular mask surrounding each mask bar, wherein the circular masks connect each other and define a plurality of opening patterns collectively with the mask bars, using the mask bars and the circular masks as etch masks to perform an etch process and to transfer the opening patterns and form a plurality recesses in the substrate, and filling up the recesses with metal to form contacts.
-
公开(公告)号:US20210242013A1
公开(公告)日:2021-08-05
申请号:US17234818
申请日:2021-04-20
Inventor: Feng-Yi Chang , Fu-Che Lee
IPC: H01L21/027 , H01L21/311 , H01L21/768 , H01L21/033
Abstract: A patterning method includes the following steps. A mask layer is formed on a material layer. A first hole is formed in the mask layer by a first photolithography process. A first mask pattern is formed in the first hole. A second hole is formed in the mask layer by a second photolithography process. A first spacer is formed on an inner wall of the second hole. A second mask pattern is formed in the second hole after the step of forming the first spacer. The first spacer surrounds the second mask pattern in the second hole. The mask layer and the first spacer are removed. The pattern of the first mask pattern and the second mask pattern are transferred to the material layer by an etching process.
-
公开(公告)号:US11038014B2
公开(公告)日:2021-06-15
申请号:US16154704
申请日:2018-10-08
Inventor: Feng-Yi Chang , Fu-Che Lee , Yi-Ching Chang , Kai-Lou Huang , Ying-Chih Lin , Gang-Yi Lin
IPC: H01L29/76 , H01L29/06 , H01L21/027 , H01L29/66 , H01L21/3213 , H01L21/033 , H01L21/311
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a substrate, a gate structure, a first dielectric layer, a second dielectric layer, a first plug and two metal lines. The substrate has a shallow trench isolation and an active area, and the gate structure is disposed on the substrate to cover a boundary between the active area and the shallow trench isolation. The first dielectric layer is disposed on the substrate, to cover the gate structure, and the first plug is disposed in the first dielectric layer to directly in contact with a conductive layer of the gate structure and the active area. The second dielectric layer is disposed on the first dielectric layer, with the first plug and the gate being entirely covered by the first dielectric layer and the second dielectric layer. The two metal lines are disposed in the second dielectric layer.
-
8.
公开(公告)号:US10971498B2
公开(公告)日:2021-04-06
申请号:US16137513
申请日:2018-09-20
Inventor: Chien-Ming Lu , Fu-Che Lee , Feng-Yi Chang
IPC: H01L27/108
Abstract: A semiconductor memory device and a method of forming the same, the semiconductor memory device includes a substrate, a dielectric layer, plural bit lines, at least one bit line contact, a spacer structure and a spacer layer. The substrate has an isolation area to define plural active areas. The dielectric layer is disposed on the substrate, and the dielectric layer includes a bottom layer having a sidewall being retracted from sidewalls of other layers of the dielectric layer. The plural bit lines are disposed on the dielectric stacked structure, along a direction, and the at least one bit line contact is disposed below one of the bit lines, within the substrate. The spacer structure is disposed at sidewalls of each of the bit lines, and the spacer layer is disposed on the spacer structure to directly in contact with the spacer structure and the other layers of the dielectric layer.
-
公开(公告)号:US10784265B2
公开(公告)日:2020-09-22
申请号:US16273057
申请日:2019-02-11
Inventor: Feng-Yi Chang , Fu-Che Lee , Chieh-Te Chen
IPC: H01L27/108 , H01L21/768
Abstract: The present invention provides a semiconductor device including a semiconductor substrate with a memory cell region and a peripheral region, a gate line in the peripheral region, an etch-stop layer covering the gate line and the semiconductor substrate, a first insulating layer covering the etch-stop layer, two contact plugs disposed on the semiconductor substrate in the peripheral region, two pads disposed on the contact plugs respectively, and a second insulating layer disposed between the pads. The contact plugs are located at two sides of the gate line respectively, and the contact plugs penetrate through the etch-stop layer and the first insulating layer to contact the semiconductor substrate. The second insulating layer is not in contact with the etch-stop layer.
-
公开(公告)号:US20200273862A1
公开(公告)日:2020-08-27
申请号:US16361222
申请日:2019-03-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Han Wu , Feng-Yi Chang , Fu-Che Lee , Wen-Chieh Lu
IPC: H01L27/108
Abstract: A semiconductor memory device includes a semiconductor substrate, bit line structures, storage node contacts, isolation structures, a first spacer, a second spacer, and a third spacer. Each bit line structure is elongated in a first direction. The bit line structures are repeatedly arranged in a second direction. Each storage node contact and each isolation structure are disposed between two adjacent bit line structures. The first spacer is partly disposed between each isolation structure and the bit line structure adjacent to the isolation structure and partly disposed between each storage node contact and the bit line structure adjacent to the storage node contact. The second spacer is disposed between each storage node contact and the first spacer. The third spacer is disposed between each storage node contact and the second spacer. A thickness of the third spacer is less than a thickness of the second spacer in the second direction.
-
-
-
-
-
-
-
-
-