Vertical diffused MOSFET
    11.
    发明授权
    Vertical diffused MOSFET 有权
    垂直扩散MOSFET

    公开(公告)号:US07772644B2

    公开(公告)日:2010-08-10

    申请号:US12509922

    申请日:2009-07-27

    IPC分类号: H01L29/78

    摘要: A LDMOS transistor having a channel region located between an outer boundary of an n-type region and an inner boundary of a p-body region. A width of the LDMOS channel region is less than 80% of a distance between an outer boundary of an n+-type region and the inner boundary of a p-body region. Also, a method for making a LDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants. Furthermore, a VDMOS having first and second channel regions located between an inner boundary of a first and second p-body region and an outer boundary of an n-type region of the first and second p-body regions. The width of the first and second channel regions of the VDMOS is less than 80% of a distance between the inner boundary of the first and second p-body regions and an outer boundary of an n+-type region of the first and second p-body regions. Moreover, a method for making a VDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants.

    摘要翻译: 一种LDMOS晶体管,其具有位于n型区域的外边界和p体区域的内边界之间的沟道区域。 LDMOS通道区域的宽度小于n +型区域的外边界与p体区域的内边界之间的距离的80%。 此外,制造LDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。 此外,VDMOS具有位于第一和第二p体区域的内边界和第一和第二p体区域的n型区域的外边界之间的第一和第二沟道区域。 VDMOS的第一和第二沟道区域的宽度小于第一和第二p体区域的内边界与第一和第二p体区域的n +型区域的外边界之间的距离的80% 身体区域。 此外,制造VDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。

    Formation of a MOSFET using an angled implant
    12.
    发明授权
    Formation of a MOSFET using an angled implant 有权
    使用成角度的植入物形成MOSFET

    公开(公告)号:US07772075B2

    公开(公告)日:2010-08-10

    申请号:US12509935

    申请日:2009-07-27

    IPC分类号: H01L21/336

    摘要: A LDMOS transistor having a channel region located between an outer boundary of an n-type region and an inner boundary of a p-body region. A width of the LDMOS channel region is less than 80% of a distance between an outer boundary of an n+-type region and the inner boundary of a p-body region. Also, a method for making a LDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants. Furthermore, a VDMOS having first and second channel regions located between an inner boundary of a first and second p-body region and an outer boundary of an n-type region of the first and second p-body regions. The width of the first and second channel regions of the VDMOS is less than 80% of a distance between the inner boundary of the first and second p-body regions and an outer boundary of an n+-type region of the first and second p-body regions. Moreover, a method for making a VDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants.

    摘要翻译: 一种LDMOS晶体管,其具有位于n型区域的外边界和p体区域的内边界之间的沟道区域。 LDMOS通道区域的宽度小于n +型区域的外边界与p体区域的内边界之间的距离的80%。 此外,制造LDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。 此外,VDMOS具有位于第一和第二p体区域的内边界和第一和第二p体区域的n型区域的外边界之间的第一和第二沟道区域。 VDMOS的第一和第二沟道区域的宽度小于第一和第二p体区域的内边界与第一和第二p体区域的n +型区域的外边界之间的距离的80% 身体区域。 此外,制造VDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。

    Laterally diffused MOSFET
    13.
    发明授权
    Laterally diffused MOSFET 有权
    横向MOSFET扩散

    公开(公告)号:US07732863B2

    公开(公告)日:2010-06-08

    申请号:US12120158

    申请日:2008-05-13

    IPC分类号: H01L29/78

    摘要: A LDMOS transistor having a channel region located between an outer boundary of an n-type region and an inner boundary of a p-body region. A width of the LDMOS channel region is less than 80% of a distance between an outer boundary of an n+-type region and the inner boundary of a p-body region. Also, a method for making a LDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants. Furthermore, a VDMOS having first and second channel regions located between an inner boundary of a first and second p-body region and an outer boundary of an n-type region of the first and second p-body regions. The width of the first and second channel regions of the VDMOS is less than 80% of a distance between the inner boundary of the first and second p-body regions and an outer boundary of an n+-type region of the first and second p-body regions. Moreover, a method for making a VDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants.

    摘要翻译: 一种LDMOS晶体管,其具有位于n型区域的外边界和p体区域的内边界之间的沟道区域。 LDMOS通道区域的宽度小于n +型区域的外边界与p体区域的内边界之间的距离的80%。 此外,制造LDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。 此外,VDMOS具有位于第一和第二p体区域的内边界和第一和第二p体区域的n型区域的外边界之间的第一和第二沟道区域。 VDMOS的第一和第二沟道区域的宽度小于第一和第二p体区域的内边界与第一和第二p体区域的n +型区域的外边界之间的距离的80% 身体区域。 此外,制造VDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。

    HIGH VOLTAGE TRANSISTOR USING DILUTED DRAIN
    15.
    发明申请
    HIGH VOLTAGE TRANSISTOR USING DILUTED DRAIN 有权
    使用稀释漏水的高压晶体管

    公开(公告)号:US20110309440A1

    公开(公告)日:2011-12-22

    申请号:US13160759

    申请日:2011-06-15

    IPC分类号: H01L27/088 H01L21/8234

    摘要: An integrated circuit containing an extended drain MOS transistor may be formed by forming a drift region implant mask with mask fingers abutting a channel region and extending to the source/channel active area, but not extending to a drain contact active area. Dopants implanted through the exposed fingers form lateral doping striations in the substrate under the mask fingers. An average doping density of the drift region under the gate is at least 25 percent less than an average doping density of the drift region at the drain contact active area. In one embodiment, the dopants diffuse laterally to form a continuous drift region. In another embodiment, substrate material between lateral doping striations remains an opposite conductivity type from the lateral doping striations.

    摘要翻译: 包含扩展漏极MOS晶体管的集成电路可以通过形成具有掩模手指的沟道区域的漂移区域注入掩模来形成,并且延伸到源极/沟道有源区,但不延伸到漏极接触有源区。 通过暴露的指状物注入的掺杂剂在掩模指下面的衬底中形成横向掺杂条纹。 栅极下方的漂移区域的平均掺杂密度比漏极接触有效面积处的漂移区域的平均掺杂密度小至少25%。 在一个实施例中,掺杂剂横向漫射以形成连续漂移区域。 在另一个实施例中,横向掺杂条纹之间的衬底材料与横向掺杂条纹保持相反的导电类型。

    SURFACE PATTERNED TOPOGRAPHY FEATURE SUITABLE FOR PLANARIZATION
    16.
    发明申请
    SURFACE PATTERNED TOPOGRAPHY FEATURE SUITABLE FOR PLANARIZATION 有权
    表面图案特征适用于平面化

    公开(公告)号:US20080246117A1

    公开(公告)日:2008-10-09

    申请号:US11696829

    申请日:2007-04-05

    摘要: A method for manufacturing a semiconductor device that comprises implanting a first dopant type in a well region of a substrate to form implanted sub-regions that are separated by non-implanted areas of the well region. The method also comprises forming an oxide layer over the well region, such that an oxide-converted first thickness of the implanted sub-regions is greater than an oxide-converted second thickness of the non-implanted areas. The method further comprises removing the oxide layer to form a topography feature on the well region. The topography feature comprises a surface pattern of higher and lower portions. The higher portions correspond to locations of the non-implanted areas and the lower portions correspond to the implanted sub-regions.

    摘要翻译: 一种用于制造半导体器件的方法,包括在衬底的阱区中注入第一掺杂剂类型以形成由所述阱区的非植入区域分离的注入的子区。 该方法还包括在阱区上形成氧化物层,使得注入的子区域的氧化物转化的第一厚度大于非植入区域的氧化物转化的第二厚度。 该方法还包括去除氧化物层以在阱区上形成形貌特征。 地形特征包括较高和较低部分的表面图案。 更高的部分对应于非植入区域的位置,并且下部对应于植入的子区域。

    Surface patterned topography feature suitable for planarization
    17.
    发明授权
    Surface patterned topography feature suitable for planarization 有权
    表面图案形貌特征适用于平坦化

    公开(公告)号:US08148228B2

    公开(公告)日:2012-04-03

    申请号:US11696829

    申请日:2007-04-05

    IPC分类号: H01L21/8228

    摘要: A method for manufacturing a semiconductor device that comprises implanting a first dopant type in a well region of a substrate to form implanted sub-regions that are separated by non-implanted areas of the well region. The method also comprises forming an oxide layer over the well region, such that an oxide-converted first thickness of the implanted sub-regions is greater than an oxide-converted second thickness of the non-implanted areas. The method further comprises removing the oxide layer to form a topography feature on the well region. The topography feature comprises a surface pattern of higher and lower portions. The higher portions correspond to locations of the non-implanted areas and the lower portions correspond to the implanted sub-regions.

    摘要翻译: 一种用于制造半导体器件的方法,包括在衬底的阱区中注入第一掺杂剂类型以形成由所述阱区的非植入区域分离的注入的子区。 该方法还包括在阱区上形成氧化物层,使得注入的子区域的氧化物转化的第一厚度大于非植入区域的氧化物转化的第二厚度。 该方法还包括去除氧化物层以在阱区上形成形貌特征。 地形特征包括较高和较低部分的表面图案。 更高的部分对应于非植入区域的位置,并且下部对应于植入的子区域。

    MOS transistor with gate trench adjacent to drain extension field insulation
    18.
    发明授权
    MOS transistor with gate trench adjacent to drain extension field insulation 有权
    MOS晶体管,栅极沟槽与漏极延伸场绝缘相邻

    公开(公告)号:US08124482B2

    公开(公告)日:2012-02-28

    申请号:US13006589

    申请日:2011-01-14

    IPC分类号: H01L21/336

    摘要: An integrated circuit containing an MOS transistor with a trenched gate abutting an isolation dielectric layer over a drift region. The body well and source diffused region overlap the bottom surface of the gate trench. An integrated circuit containing an MOS transistor with a first trenched gate abutting an isolation dielectric layer over a drift region, and a second trenched gate located over a heavily doped buried layer. The buried layer is the same conductivity type as the drift region. A process of forming an integrated circuit containing an MOS transistor, which includes an isolation dielectric layer over a drift region of a drain of the transistor, and a gate formed in a gate trench which abuts the isolation dielectric layer. The gate trench is formed by removing substrate material adjacent to the isolation dielectric layer.

    摘要翻译: 一种包含MOS晶体管的集成电路,其具有与漂移区上的隔离电介质层邻接的沟槽栅极。 体阱和源极扩散区域与栅极沟槽的底表面重叠。 一种包含MOS晶体管的集成电路,其具有与漂移区上的隔离电介质层邻接的第一沟槽栅极和位于重掺杂掩埋层上方的第二沟槽栅极。 埋层是与漂移区相同的导电类型。 形成包含MOS晶体管的集成电路的过程,其包括在晶体管的漏极的漂移区上方的隔离电介质层和形成在栅极沟槽中的栅极,该栅极与隔离电介质层相邻。 通过去除与隔离电介质层相邻的衬底材料形成栅极沟槽。

    Formation of a MOSFET Using an Angled Implant

    公开(公告)号:US20090286371A1

    公开(公告)日:2009-11-19

    申请号:US12509935

    申请日:2009-07-27

    IPC分类号: H01L21/336

    摘要: A LDMOS transistor having a channel region located between an outer boundary of an n-type region and an inner boundary of a p-body region. A width of the LDMOS channel region is less than 80% of a distance between an outer boundary of an n+-type region and the inner boundary of a p-body region. Also, a method for making a LDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants. Furthermore, a VDMOS having first and second channel regions located between an inner boundary of a first and second p-body region and an outer boundary of an n-type region of the first and second p-body regions. The width of the first and second channel regions of the VDMOS is less than 80% of a distance between the inner boundary of the first and second p-body regions and an outer boundary of an n+-type region of the first and second p-body regions. Moreover, a method for making a VDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants.

    Formation Of A MOSFET Using An Angled Implant
    20.
    发明申请
    Formation Of A MOSFET Using An Angled Implant 有权
    使用角度植入物形成MOSFET

    公开(公告)号:US20090283827A1

    公开(公告)日:2009-11-19

    申请号:US12120158

    申请日:2008-05-13

    IPC分类号: H01L29/78 H01L21/336

    摘要: A LDMOS transistor having a channel region located between an outer boundary of an n-type region and an inner boundary of a p-body region. A width of the LDMOS channel region is less than 80% of a distance between an outer boundary of an n+-type region and the inner boundary of a p-body region. Also, a method for making a LDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants. Furthermore, a VDMOS having first and second channel regions located between an inner boundary of a first and second p-body region and an outer boundary of an n-type region of the first and second p-body regions. The width of the first and second channel regions of the VDMOS is less than 80% of a distance between the inner boundary of the first and second p-body regions and an outer boundary of an n+-type region of the first and second p-body regions. Moreover, a method for making a VDMOS transistor where the n-type dopants are implanted at an angle that is greater than an angle used to implant the p-type dopants.

    摘要翻译: 一种LDMOS晶体管,其具有位于n型区域的外边界和p体区域的内边界之间的沟道区域。 LDMOS通道区域的宽度小于n +型区域的外边界与p体区域的内边界之间的距离的80%。 此外,制造LDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。 此外,VDMOS具有位于第一和第二p体区域的内边界和第一和第二p体区域的n型区域的外边界之间的第一和第二沟道区域。 VDMOS的第一和第二沟道区域的宽度小于第一和第二p体区域的内边界与第一和第二p体区域的n +型区域的外边界之间的距离的80% 身体区域。 此外,制造VDMOS晶体管的方法,其中n型掺杂剂以大于用于注入p型掺杂剂的角度的角度注入。