-
公开(公告)号:US20150332959A1
公开(公告)日:2015-11-19
申请号:US14805443
申请日:2015-07-21
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Sunil K. Singh , Ravi P. Srivastava , Mark A. Zaleski , Akshey Sehgal
IPC: H01L21/768
CPC classification number: H01L23/528 , H01L21/02118 , H01L21/02126 , H01L21/31051 , H01L21/31138 , H01L21/31144 , H01L21/32133 , H01L21/76802 , H01L21/7681 , H01L21/76816 , H01L21/7682 , H01L21/76828 , H01L21/76832 , H01L21/76843 , H01L21/7685 , H01L21/76877 , H01L21/76879 , H01L21/76885 , H01L21/76892 , H01L23/5222 , H01L23/5226 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/5329 , H01L23/53295 , H01L2924/0002 , H01L2924/00
Abstract: Embodiments of the present invention provide a semiconductor structure for BEOL (back end of line) integration. A directed self assembly (DSA) material is deposited and annealed to form two distinct phase regions. One of the phase regions is selectively removed, and the remaining phase region serves as a mask for forming cavities in an underlying layer of metal and/or dielectric. The process is then repeated to form complex structures with patterns of metal separated by dielectric regions.
Abstract translation: 本发明的实施例提供了一种用于BEOL(后端)集成的半导体结构。 定向自组装(DSA)材料被沉积并退火以形成两个不同的相位区域。 选择性地去除一个相区,并且剩余的相区用作在金属和/或电介质的下层中形成空腔的掩模。 然后重复该过程以形成具有由电介质区域分离的金属图案的复杂结构。
-
公开(公告)号:US09117822B1
公开(公告)日:2015-08-25
申请号:US14264163
申请日:2014-04-29
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Sunil K. Singh , Ravi P. Srivastava , Mark A. Zaleski , Akshey Sehgal
IPC: H01L29/66 , H01L21/4763 , H01L21/31 , H01L23/532 , H01L23/528 , H01L23/522 , H01L21/768 , H01L21/02 , H01L21/311 , H01L21/3105 , H01L21/3213
CPC classification number: H01L23/528 , H01L21/02118 , H01L21/02126 , H01L21/31051 , H01L21/31138 , H01L21/31144 , H01L21/32133 , H01L21/76802 , H01L21/7681 , H01L21/76816 , H01L21/7682 , H01L21/76828 , H01L21/76832 , H01L21/76843 , H01L21/7685 , H01L21/76877 , H01L21/76879 , H01L21/76885 , H01L21/76892 , H01L23/5222 , H01L23/5226 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/5329 , H01L23/53295 , H01L2924/0002 , H01L2924/00
Abstract: Embodiments of the present invention provide a semiconductor structure for BEOL (back end of line) integration. A directed self assembly (DSA) material is deposited and annealed to form two distinct phase regions. One of the phase regions is selectively removed, and the remaining phase region serves as a mask for forming cavities in an underlying layer of metal and/or dielectric. The process is then repeated to form complex structures with patterns of metal separated by dielectric regions.
Abstract translation: 本发明的实施例提供了一种用于BEOL(后端)集成的半导体结构。 定向自组装(DSA)材料被沉积并退火以形成两个不同的相位区域。 选择性地去除一个相区,并且剩余的相区用作在金属和/或电介质的下层中形成空腔的掩模。 然后重复该过程以形成具有由电介质区域分离的金属图案的复杂结构。
-