-
公开(公告)号:US20230087444A1
公开(公告)日:2023-03-23
申请号:US17448384
申请日:2021-09-22
Applicant: INTEL CORPORATION
Inventor: Nicholas A. Thomson , Ayan Kar , Benjamin Orr , Kalyan C. Kolluru , Nathan D. Jack , Patrick Morrow , Cheng-Ying Huang , Charles C. Kuo
IPC: H01L27/02 , H01L27/092 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/786 , H01L21/02 , H01L29/66 , H01L21/8238
Abstract: Integrated circuits including lateral diodes. In an example, diodes are formed with laterally neighboring source and drain regions (diffusion regions) configured with different polarity epitaxial growths (e.g., p-type and n-type), to provide an anode and cathode of the diode. In some such cases, dopants may be used in the channel region to create or otherwise enhance a PN or PIN junction between the diffusion regions and the semiconductor material of a channel region. The channel region can be, for instance, one or more nanoribbons or other such semiconductor bodies that extend between the oppositely-doped diffusion regions. In some cases, nanoribbons making up the channel region are left unreleased, thereby preserving greater volume through which diode current can flow. Other features include skipped epitaxial regions, elongated gate structures, using isolation structures in place of gate structures, and/or sub-fin conduction paths that are supplemental or alternative to a channel-based conduction path.
-
公开(公告)号:US20220415877A1
公开(公告)日:2022-12-29
申请号:US17358934
申请日:2021-06-25
Applicant: Intel Corporation
Inventor: Benjamin Orr , Rohit Grover , Nathan Jack , Nicholas Thomson , Rui Ma , Ayan Kar , Kalyan Kolluru
IPC: H01L27/02 , H01L27/088
Abstract: A semiconductor device includes a first interconnect and a second interconnect, a substrate between the first and second interconnects and one or more wells on the substrate on a first level. A second level includes a first fin and a second fin, each on the one or more wells, where the first fin and the one or more wells include dopants of a first conductivity type and the second fin includes a dopant of a second conductivity type. A third fin is over a first region between the substrate and the first interconnect, and a fourth fin is over a second region between the substrate and the second interconnect. A third interconnect is electrically coupled between the first interconnect and the first fin and a fourth interconnect is electrically coupled between the second interconnect and the second fin.
-