-
11.
公开(公告)号:US20210408283A1
公开(公告)日:2021-12-30
申请号:US16912127
申请日:2020-06-25
Applicant: Intel Corporation
Inventor: Ashish AGRAWAL , Anand S. MURTHY , Cory BOMBERGER , Jack T. KAVALIEROS , Koustav GANGULY , Ryan KEECH , Siddharth CHOUKSEY , Susmita GHOSE , Willy RACHMADY
IPC: H01L29/78 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786 , H01L29/16 , H01L29/165
Abstract: Gate-all-around integrated circuit structures having strained source or drain structures on an insulator layer, and methods of fabricating gate-all-around integrated circuit structures having strained source or drain structures on an insulator layer, are described. For example, an integrated circuit structure includes an insulator layer above a substrate. A vertical arrangement of horizontal semiconductor nanowires is over the insulator layer. A gate stack is surrounding a channel region of the vertical arrangement of horizontal semiconductor nanowires, and the gate stack is on the insulator layer. A pair of epitaxial source or drain structures is at first and second ends of the vertical arrangement of horizontal semiconductor nanowires and on the insulator layer. Each of the pair of epitaxial source or drain structures has a compressed or an expanded lattice.
-
公开(公告)号:US20200313001A1
公开(公告)日:2020-10-01
申请号:US16368088
申请日:2019-03-28
Applicant: Intel Corporation
Inventor: Ryan KEECH , Benjamin CHU-KUNG , Subrina RAFIQUE , Devin MERRILL , Ashish AGRAWAL , Harold KENNEL , Yang CAO , Dipanjan BASU , Jessica TORRES , Anand MURTHY
IPC: H01L29/78 , H01L29/10 , H01L29/08 , H01L29/165 , H01L29/167 , H01L29/45 , H01L21/02 , H01L29/66
Abstract: Integrated circuit structures having source or drain structures and germanium N-channels are described. In an example, an integrated circuit structure includes a fin having a lower fin portion and an upper fin portion, the upper fin portion including germanium. A gate stack is over the upper fin portion of the fin. A first source or drain structure includes an epitaxial structure embedded in the fin at a first side of the gate stack. A second source or drain structure includes an epitaxial structure embedded in the fin at a second side of the gate stack. Each epitaxial structure includes a first semiconductor layer in contact with the upper fin portion, and a second semiconductor layer on the first semiconductor layer. The first semiconductor layer comprises silicon, germanium and phosphorous, and the second semiconductor layer comprises silicon and phosphorous.
-