-
公开(公告)号:US11910603B2
公开(公告)日:2024-02-20
申请号:US17225493
申请日:2021-04-08
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jesuk Moon , Juyoung Lim , Jongsoo Kim , Sunil Shim , Haemin Lee , Wonseok Cho
IPC: H10B43/27 , H01L23/528 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40
CPC classification number: H10B43/27 , H01L23/5283 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40
Abstract: A vertical memory device includes a gate electrode structure on a substrate, a channel extending through the gate electrode structure, and an etch stop layer on a sidewall of the gate electrode structure. The gate electrode structure includes gate electrodes spaced apart from each other in a first direction and stacked in a staircase shape. The channel includes a first portion and a second portion contacting the first portion. A lower surface of the second portion has a width less than a width of an upper surface of the first portion. The etch stop layer contacts at least one gate electrode of the gate electrodes, and overlaps an upper portion of the first portion of the channel in a horizontal direction. The at least one gate electrode contacting the etch stop layer is a dummy gate electrode including an insulating material.
-
12.
公开(公告)号:US20220384479A1
公开(公告)日:2022-12-01
申请号:US17689391
申请日:2022-03-08
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyeonjoo Song , Byoungtaek Kim , Haemin Lee
IPC: H01L27/11582 , H01L23/00 , H01L27/11565
Abstract: A semiconductor device includes a peripheral circuit structure, a semiconductor layer, a source conductive layer, a connecting mold layer, a support conductive layer, a buried insulating layer, a gate stack structure, a mold structure, a channel structure and a supporter through the gate stack structure, a THV through the mold structure and the buried insulating layer, a dam structure between the gate stack structure and the mold structure, an upper supporter layer on the dam structure, and a word line separation layer through the gate stack structure and the upper supporter layer. The dam structure includes a first spacer, a second spacer inside the first spacer, a lower supporter layer connected to the upper supporter layer and partially on or covering an inner side wall of the second spacer, and an air gap with a side wall defined by the second spacer and a top end defined by the lower supporter layer.
-
公开(公告)号:US20220093639A1
公开(公告)日:2022-03-24
申请号:US17465928
申请日:2021-09-03
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyeonjoo Song , Haemin Lee
IPC: H01L27/11582 , H01L27/11519 , H01L27/11524 , H01L27/11526 , H01L27/11556 , H01L27/11565 , H01L27/1157 , H01L27/11573 , H01L23/48
Abstract: Integrated circuit devices may include: a gate stack extending on a substrate in a first direction that may be parallel to a main surface of the substrate, the gate stack including a plurality of gate electrodes overlapping each other in a vertical direction that may be perpendicular to the main surface of the substrate; a channel structure extending through the gate stack and extending in the vertical direction; a word line cut opening extending through the gate stack in the vertical direction and extending in the first direction; and an upper support layer on the gate stack and including a hole overlapping the word line cut opening in the vertical direction. An upper surface of the channel structure is in contact with a lower surface of the upper support layer.
-
-