-
公开(公告)号:US11120881B2
公开(公告)日:2021-09-14
申请号:US17075691
申请日:2020-10-20
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Anh Ly , Thuan Vu , Kha Nguyen , Hien Pham , Stanley Hong , Stephen T. Trinh
Abstract: Numerous embodiments of an improved charge pump design are disclosed for generating the high voltages necessary to perform erase and program operations in non-volatile flash memory devices. In these embodiments, each boost stage in the charge pump is modified to overcome a deficiency in prior art charge pumps whereby voltage actually would decrease in the final boost stage. These modifications include the addition of one or more of a clock doubling circuit, a local self-precharge circuit, a feed-forward precharge circuit, a feed-backward precharge circuit, and a hybrid circuit comprising NMOS and PMOS transistors and diodes.
-
公开(公告)号:US20200019849A1
公开(公告)日:2020-01-16
申请号:US16151259
申请日:2018-10-03
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Stanley Hong , Thuan Vu , Anh Ly , Hien Pham , Kha Nguyen , Han Tran
Abstract: Numerous embodiments are disclosed for accessing redundant non-volatile memory cells in place of one or more rows or columns containing one or more faulty non-volatile memory cells during a program, erase, read, or neural read operation in an analog neural memory system used in a deep learning artificial neural network.
-
公开(公告)号:US20240339136A1
公开(公告)日:2024-10-10
申请号:US18206488
申请日:2023-06-06
Applicant: Silicon Storage Technology, Inc.
Inventor: Kha Nguyen , Anh Ly , Hieu Van Tran , Hien Pham , Henry Tran
CPC classification number: G11C7/1039 , G11C7/12
Abstract: Numerous examples are disclosed of a row address decoding scheme. In one example, a memory system comprises m banks of non-volatile memory cells, the m banks respectively comprising n or fewer sectors and the sectors respectively comprising p rows, and a row decoder to receive a row address comprising r bits and to identify (i) a row using the least significant t bits in the r bits, (ii) a bank using the next u least significant bits, and (iii) a sector using the next v least significant bits, where m≤2u, n≤2v, and p≤2t.
-
公开(公告)号:US11568229B2
公开(公告)日:2023-01-31
申请号:US16151259
申请日:2018-10-03
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Stanley Hong , Thuan Vu , Anh Ly , Hien Pham , Kha Nguyen , Han Tran
Abstract: Numerous embodiments are disclosed for accessing redundant non-volatile memory cells in place of one or more rows or columns containing one or more faulty non-volatile memory cells during a program, erase, read, or neural read operation in an analog neural memory system used in a deep learning artificial neural network.
-
公开(公告)号:US20230018166A1
公开(公告)日:2023-01-19
申请号:US17853315
申请日:2022-06-29
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Thuan Vu , Stanley Hong , Stephen Trinh , Anh Ly , Han Tran , Kha Nguyen , Hien Pham
IPC: G11C11/56 , G11C11/16 , G06N3/06 , G11C11/4074 , G06F17/16
Abstract: Various examples of decoders and physical layout designs for non-volatile flash memory arrays in an analog neural system are disclosed. In one example, a system comprises a plurality of vector-by-matrix multiplication arrays in an analog neural memory system, each vector-by-matrix multiplication array comprising an array of non-volatile memory cells organized into rows and columns, wherein each memory cell comprises a word line terminal; a plurality of read row decoders, each read row decoder coupled to one of the plurality of vector-by-matrix multiplication arrays for applying a voltage to one or more selected rows during a read operation; and a shared program row decoder coupled to all of the plurality of vector-by-matrix multiplication arrays for applying a voltage to one or more selected rows in one or more of the vector-by-matrix multiplication arrays during a program operation.
-
16.
公开(公告)号:US11423979B2
公开(公告)日:2022-08-23
申请号:US16503355
申请日:2019-07-03
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Thuan Vu , Stanley Hong , Stephen Trinh , Anh Ly , Han Tran , Kha Nguyen , Hien Pham
IPC: G11C11/56 , G11C11/16 , G06N3/06 , G11C11/4074 , G06F17/16
Abstract: Various embodiments of word line decoders, control gate decoders, bit line decoders, low voltage row decoders, and high voltage row decoders and various types of physical layout designs for non-volatile flash memory arrays in an analog neural system are disclosed. Shared and segmented embodiments of high voltage row decoders are disclosed.
-
公开(公告)号:US20190286976A1
公开(公告)日:2019-09-19
申请号:US15991890
申请日:2018-05-29
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Stanley Hong , Anh Ly , Thuan Vu , Hien Pham , Kha Nguyen , Han TRan
Abstract: Numerous embodiments of decoders for use with a vector-by-matrix multiplication (VMM) array in an artificial neural network are disclosed. The decoders include bit line decoders, word line decoders, control gate decoders, source line decoders, and erase gate decoders. In certain embodiments, a high voltage version and a low voltage version of a decoder is used.
-
-
-
-
-
-