ROW DECODER AND ROW ADDRESS SCHEME IN A MEMORY SYSTEM

    公开(公告)号:US20240339136A1

    公开(公告)日:2024-10-10

    申请号:US18206488

    申请日:2023-06-06

    CPC classification number: G11C7/1039 G11C7/12

    Abstract: Numerous examples are disclosed of a row address decoding scheme. In one example, a memory system comprises m banks of non-volatile memory cells, the m banks respectively comprising n or fewer sectors and the sectors respectively comprising p rows, and a row decoder to receive a row address comprising r bits and to identify (i) a row using the least significant t bits in the r bits, (ii) a bank using the next u least significant bits, and (iii) a sector using the next v least significant bits, where m≤2u, n≤2v, and p≤2t.

    READ AND PROGRAMMING DECODING SYSTEM FOR ANALOG NEURAL MEMORY

    公开(公告)号:US20230018166A1

    公开(公告)日:2023-01-19

    申请号:US17853315

    申请日:2022-06-29

    Abstract: Various examples of decoders and physical layout designs for non-volatile flash memory arrays in an analog neural system are disclosed. In one example, a system comprises a plurality of vector-by-matrix multiplication arrays in an analog neural memory system, each vector-by-matrix multiplication array comprising an array of non-volatile memory cells organized into rows and columns, wherein each memory cell comprises a word line terminal; a plurality of read row decoders, each read row decoder coupled to one of the plurality of vector-by-matrix multiplication arrays for applying a voltage to one or more selected rows during a read operation; and a shared program row decoder coupled to all of the plurality of vector-by-matrix multiplication arrays for applying a voltage to one or more selected rows in one or more of the vector-by-matrix multiplication arrays during a program operation.

Patent Agency Ranking